VLSI design and Comparative Analysis of Memory BIST controllers

被引:0
|
作者
Joseph, Elsa P. [1 ]
Antony, Rony P. [1 ]
机构
[1] Rajagiri Sch Engn & Technol, Dept Elect & Commun Engn, Kochi, Kerala, India
关键词
Memory Built In Self Test architecture; MARCH algorithms; Fault modeling; STUCK-AT; FAULTS;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In modern SoCs, embedded memories occupy the largest part of the chip area and include an even larger amount of active devices. As memories are designed very dense to the limits of the technology they might be caused of failures. In addition, defect types are becoming more complex and diverse and may escape detection during testing. The memory test methods should evolve to cover these defects corresponding to the target fabrication process and memory design. Built-in Self-Test (BIST) technique is a promising method for different types of test problems. In the memory BIST (MBIST) technology, there is a dedicated BIST controller which is used to implement a specific memory test algorithm when the chip under test (CUT) is in test mode. Implementation and performance comparison of three types of memory BIST architectures were done in this paper. Out of these, two types of MBIST are common but poor performance. By considering the performance parameters in terms of area and speed, a new type has been introduced. The implememtations are carried out by using Verilog hardware description language and Xilinx ISE 8.2i.
引用
收藏
页码:272 / 276
页数:5
相关论文
共 50 条
  • [41] Memory BIST with Address Programmability
    Fradi, Aymen
    Nicolaidis, Michael
    Anghel, Lorena
    2011 IEEE 17TH INTERNATIONAL ON-LINE TESTING SYMPOSIUM (IOLTS), 2011,
  • [42] Design, Implementation and Comparative Analysis of Kogge Stone Adder using CMOS and GDI design: A VLSI Based Approach
    Shilpa, C. N.
    Shinde, Kunjan D.
    Nithin, H., V
    2016 8TH INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND COMMUNICATION NETWORKS (CICN), 2016, : 570 - 574
  • [43] A comparative analysis of VLSI trusted virtual sensors
    Martinez-Rodriguez, Macarena C.
    Brox, Piedad
    Baturone, Iluminada
    MICROPROCESSORS AND MICROSYSTEMS, 2018, 61 : 108 - 116
  • [44] Comparative analysis of several linear controllers with developed feedback controllers for DSTATCOM
    Elnady A.
    International Journal of Power and Energy Conversion, 2019, 10 (01) : 1 - 31
  • [45] TEST TIME OPTIMIZATION BY REVISITING NOTES IN VLSI BIST TECHNIQUE
    Sribhuvaneshwari, H.
    Suthendran, K.
    3C TECNOLOGIA, 2020, (SI): : 19 - 33
  • [46] 几种CMOS VLSI的低功耗BIST技术
    成立
    王振宇
    张兵
    朱漪云
    范木宏
    半导体技术, 2005, (10) : 48 - 52
  • [47] Design and Implementation of BIST
    Patil, Manoj
    Sharanabasaveshwar, H. B.
    2018 3RD INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, COMMUNICATION, COMPUTER, AND OPTIMIZATION TECHNIQUES (ICEECCOT - 2018), 2018, : 1142 - 1146
  • [48] BIST fault diagnosis in scan-based VLSI environments
    Wu, YJ
    Adham, S
    INTERNATIONAL TEST CONFERENCE 1996, PROCEEDINGS, 1996, : 48 - 57
  • [49] A novel VLSI design for survivor memory unit in Viterbi Decoder
    Han, Y
    1996 2ND INTERNATIONAL CONFERENCE ON ASIC, PROCEEDINGS, 1996, : 127 - 130
  • [50] VLSI MEMORY MANAGEMENT CHIP: DESIGN CONSIDERATIONS AND EXPERIENCE.
    Goksel, A.Kemal
    Fields, Jonathan A.
    La Rocca, Frank D.
    Lu, Priscilla M.
    Troutman, William W.
    Wong, Ka-Ngow
    IEEE Journal of Solid-State Circuits, 1983, SC-19 (03) : 325 - 328