Design for Testability Technique of Reversible Logic Circuits Based on Exclusive Testing

被引:0
|
作者
Mondal, Joyati [1 ]
Das, Debesh K. [2 ]
机构
[1] Univ Calcutta, AKCSIT, JD-2,Sect 3, Kolkata 700098, India
[2] Jadavpur Univ, Comp Sci & Engn, Kolkata 700032, India
关键词
MISSING-GATE FAULTS;
D O I
10.1109/ATS.2017.54
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The emerging technology of reversible circuits offers a potential solution to the synthesis of ultra low-power quantum computing systems. A reversible circuit can be envisaged as a cascade of reversible gates only, such as Toffoli gate, which has two components: k control bits and a target bit (k-CNOT), k >= 1. While analyzing testability issues in a reversible circuit, the missing-gate fault model is often used for modeling physical defects in quantum k-CNOT gates. In this paper, we propose a new design for testability technique for quantum reversible circuits in which the gates of a circuit are grouped into different sets and the gates from each set are attached to an additional input line via an extra control. Such arrangement makes it possible to test the gates belonging to a set separately. Our algorithm exploits the feature of many reversible circuits in which the high quantum cost gates have target on the same line and this line is devoid of any control of other gates. All these gates skip addition of extra control for testing. The proposed technique offers less quantum cost in comparison to other DFT techniques published so far.
引用
收藏
页码:243 / 248
页数:6
相关论文
共 50 条
  • [41] Testing and Design-for-Testability Techniques for 3D Integrated Circuits
    Noia, Brandon
    Chakrabarty, Krishnendu
    2011 20TH ASIAN TEST SYMPOSIUM (ATS), 2011, : 474 - 479
  • [42] Testability design of memristive digital circuits based on Knowm memristor
    Lin, Mi
    Luo, Wenyao
    Han, Qi
    Li, Luping
    MICROELECTRONICS RELIABILITY, 2023, 146
  • [43] A Testability Enhancement Method for the Memristor Ratioed Logic Circuits
    Qui, Li
    Cui, Xiaole
    Cui, Xiaoxin
    2020 IEEE 29TH ASIAN TEST SYMPOSIUM (ATS), 2020, : 1 - 6
  • [44] A design for testability technique for RTL circuits using control/data flow extraction
    Ghosh, I
    Raghunathan, A
    Jha, NK
    1996 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN - DIGEST OF TECHNICAL PAPERS, 1996, : 329 - 336
  • [45] Synthesis of reversible logic circuits
    Shende, VV
    Prasad, AK
    Markov, IL
    Hayes, JP
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2003, 22 (06) : 710 - 722
  • [47] Design for testability (DFT) for RSFQ circuits
    Li, Mingye
    Lin, Yunkun
    Gupta, Sandeep
    2023 IEEE 41ST VLSI TEST SYMPOSIUM, VTS, 2023,
  • [48] A Comprehensive and Comparative Study on Online Testability for Reversible Logic
    Gaur, Hari Mohan
    Singh, Ashutosh Kumar
    Ghanekar, Umesh
    PERTANIKA JOURNAL OF SCIENCE AND TECHNOLOGY, 2016, 24 (02): : 245 - 271
  • [49] DESIGN FOR TESTABILITY OF SEQUENTIAL-CIRCUITS
    SUN, X
    LOMBARDI, F
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 1994, 141 (03): : 153 - 160
  • [50] One-Pass Design of Reversible Circuits: Combining Embedding and Synthesis for Reversible Logic
    Zulehner, Alwin
    Wille, Robert
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2018, 37 (05) : 996 - 1008