Design for Testability Technique of Reversible Logic Circuits Based on Exclusive Testing

被引:0
|
作者
Mondal, Joyati [1 ]
Das, Debesh K. [2 ]
机构
[1] Univ Calcutta, AKCSIT, JD-2,Sect 3, Kolkata 700098, India
[2] Jadavpur Univ, Comp Sci & Engn, Kolkata 700032, India
关键词
MISSING-GATE FAULTS;
D O I
10.1109/ATS.2017.54
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The emerging technology of reversible circuits offers a potential solution to the synthesis of ultra low-power quantum computing systems. A reversible circuit can be envisaged as a cascade of reversible gates only, such as Toffoli gate, which has two components: k control bits and a target bit (k-CNOT), k >= 1. While analyzing testability issues in a reversible circuit, the missing-gate fault model is often used for modeling physical defects in quantum k-CNOT gates. In this paper, we propose a new design for testability technique for quantum reversible circuits in which the gates of a circuit are grouped into different sets and the gates from each set are attached to an additional input line via an extra control. Such arrangement makes it possible to test the gates belonging to a set separately. Our algorithm exploits the feature of many reversible circuits in which the high quantum cost gates have target on the same line and this line is devoid of any control of other gates. All these gates skip addition of extra control for testing. The proposed technique offers less quantum cost in comparison to other DFT techniques published so far.
引用
收藏
页码:243 / 248
页数:6
相关论文
共 50 条
  • [31] Design of Combinational Logic circuits for Low power Reversible Logic circuits in Quantum Cellular Automata
    Anand, I. Vivek
    Kamaraj, A.
    2014 INTERNATIONAL CONFERENCE ON INFORMATION COMMUNICATION AND EMBEDDED SYSTEMS (ICICES), 2014,
  • [32] DIFFERENTIAL BICMOS LOGIC-CIRCUITS - FAULT CHARACTERIZATION AND DESIGN-FOR-TESTABILITY
    HESSABI, S
    OSMAN, MY
    ELMASRY, MI
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1995, 3 (03) : 437 - 445
  • [33] On masking of redundant faults in synchronous sequential circuits with design-for-testability logic
    Pomeranz, I
    Reddy, SM
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2005, 24 (02) : 288 - 294
  • [34] Design for Testability of SFQ Circuits
    Krylov, Gleb
    Friedman, Eby G.
    IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 2017, 27 (08)
  • [35] PODEM based on static testability measures and dynamic testability measures for multiple-valued logic circuits
    Kamiura, N
    Isokawa, T
    Matsui, N
    ISMVL 2002: 32ND IEEE INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC, PROCEEDINGS, 2002, : 149 - 155
  • [36] A novel functional testing and verification technique for logic circuits
    Al-Asaad, H
    Valliappan, G
    Ramirez, L
    CDES '05: PROCEEDINGS OF THE 2005 INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, 2005, : 129 - 135
  • [37] TESTING LOGIC NETWORKS AND DESIGNING FOR TESTABILITY
    WILLIAMS, TW
    PARKER, KP
    COMPUTER, 1979, 12 (10) : 9 - 21
  • [38] A design for testability technique for low power delay fault testing
    Li, JCM
    IEICE TRANSACTIONS ON ELECTRONICS, 2004, E87C (04) : 621 - 628
  • [39] Clock switching: A new Design for current Testability (DcT) method for dynamic logic circuits
    Rosing, R
    Richardson, AMD
    Aimine, YE
    Kerkhoff, HG
    Acosta, AJ
    1998 IEEE INTERNATIONAL WORKSHOP ON IDDQ TESTING, PROCEEDINGS, 1998, : 20 - 25
  • [40] Testing and Design-for-Testability Solutions for 3D Integrated Circuits
    Chakrabarty, Krishnendu
    2011 IEEE 14TH INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS (DDECS), 2011, : 5 - 5