Analysis of GeOI FinFET 6T SRAM Cells With Variation-Tolerant WLUD Read-Assist and TVC Write-Assist

被引:13
|
作者
Hu, Vita Pi-Ho [1 ]
Fan, Ming-Long [1 ]
Su, Pin [1 ]
Chuang, Ching-Te [1 ]
机构
[1] Natl Chiao Tung Univ, Inst Elect, Dept Elect Engn, Hsinchu 30010, Taiwan
关键词
GeOI FinFET; read-assist; SRAM; static noise margin; write-assist;
D O I
10.1109/TED.2015.2412973
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper analyzes the impacts of read-assist and write-assist circuits on GeOI FinFET 6T SRAM cells considering intrinsic random variations, process corner, and temperature variation. The word-line under-drive (WLUD) read-assist is more efficient to improve the read static noise margin and read V-MIN of fast-N slow-P corner GeOI FinFET SRAM cells compared with the Silicon-On-Insulator (SOI) counterparts. GeOI FinFET SRAM cells with WLUD show less cell read access-time degradation compared with the SOI counterparts at both 25 degrees C and 125 degrees C. With transient voltage collapse (TVC) write-assist, the write-ability and variation tolerance of GeOI and SOI FinFET SRAM cells are improved. The temperature dependence of data retention time is different between the GeOI and SOI FinFET SRAM cells. The maximum TVC write-assist pulsewidth constrained by the data retention failure is smaller in GeOI FinFET SRAMs at 25 degrees C and becomes comparable at 125 degrees C compared with the SOI FinFET SRAMs.
引用
收藏
页码:1710 / 1715
页数:6
相关论文
共 32 条
  • [1] Evaluation of Read-and Write-Assist Circuits for GeOI FinFET 6T SRAM Cells
    Hu, Vita Pi-Ho
    Fan, Ming-Long
    Su, Pin
    Chuang, Ching-Te
    [J]. 2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 1122 - 1125
  • [2] Evaluation of Transient Voltage Collapse Write-Assist for GeOI and SOI FinFET SRAM Cells
    Hu, Vita Pi-Ho
    Fan, Ming-Long
    Su, Pin
    Chuang, Ching-Te
    [J]. 2013 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2013,
  • [3] Static Read Stability and Write Ability Metrics in FinFET based SRAM Considering Read and Write-Assist Circuits
    Jeong, Hanwool
    Yang, Younghwi
    Lee, Junha
    Kim, Jisu
    Jung, Seong-Ook
    [J]. 2012 19TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2012, : 833 - 836
  • [4] Design and Analysis of 6T SRAM Cell with NBL Write Assist Technique Using FinFET
    Jain, Suvi
    Chaturvedi, Nitin
    Gurunarayanan, S.
    [J]. 2017 INTERNATIONAL CONFERENCE ON COMPUTER, COMMUNICATIONS AND ELECTRONICS (COMPTELIX), 2017, : 639 - 644
  • [5] A Comparative Analysis of Read/Write Assist Techniques on Performance & Margin in 6T SRAM Cell Design
    Suneja, Divya
    Chaturvedi, Nitin
    Gurunarayanan, S.
    [J]. 2017 INTERNATIONAL CONFERENCE ON COMPUTER, COMMUNICATIONS AND ELECTRONICS (COMPTELIX), 2017, : 659 - 664
  • [6] A 40nm 1.0Mb Pipeline 6T SRAM with Variation-Tolerant Step-Up Word-Line and Adaptive Data-Aware Write-Assist
    Chang, Chi-Shin
    Yang, Hao-, I
    Liao, Wei-Nan
    Lin, Yi-Wei
    Lien, Nan-Chun
    Chen, Chien-Hen
    Chuang, Ching-Te
    Hwang, Wei
    Jou, Shyh-Jye
    Tu, Ming-Hsien
    Huang, Huan-Shun
    Hu, Yong-Jyun
    Kan, Paul-Sen
    Cheng, Cheng-Yo
    Wang, Wei-Chang
    Wang, Jian-Hao
    Lee, Kuen-Di
    Chen, Chia-Cheng
    Shih, Wei-Chiang
    [J]. 2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 1468 - 1471
  • [7] Read and write circuit assist techniques for improving Vccmin of dense 6T SRAM cell
    Khellah, Muhammad M.
    Keshavarzi, Ali
    Somasekhar, Dinesh
    Karnik, Tanay
    De, Vivek
    [J]. 2008 IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUIT DESIGN AND TECHNOLOGY, PROCEEDINGS, 2008, : 185 - 188
  • [8] ANALYSIS OF NBTI EFFECTS ON READ AND WRITE OPERATIONS OF 6T SRAM CELLS
    Zahari, Hashimah
    Hussin, Hanim
    Muhamad, Maizan
    Soin, Norhayati
    Wahab, Yasmin Abdul
    [J]. JOURNAL OF ENGINEERING SCIENCE AND TECHNOLOGY, 2022, 17 (06): : 4308 - 4319
  • [9] A dual V_t disturb-free subthreshold SRAM with write-assist and read isolation
    Vipul Bhatnagar
    Pradeep Kumar
    Neeta Pandey
    Sujata Pandey
    [J]. Journal of Semiconductors., 2018, 39 (02) - 77
  • [10] A dual V-t disturb-free subthreshold SRAM with write-assist and read isolation
    Bhatnagar, Vipul
    Kumar, Pradeep
    Pandey, Neeta
    Pandey, Sujata
    [J]. JOURNAL OF SEMICONDUCTORS, 2018, 39 (02)