Jitter in deep sub-micron interconnect

被引:0
|
作者
Jang, JW [1 ]
Xu, S [1 ]
Burleson, W [1 ]
机构
[1] Univ Massachusetts, Dept Elect & Comp Engn, Amherst, MA 01003 USA
来源
IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS: NEW FRONTIERS IN VLSI DESIGN | 2005年
关键词
NOISE;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Timing jitter in long on-chip interconnects has become an increasingly important issue in signal integrity and timing violations. In this paper, we focus on cycle-to-cycle jitter induced by repeater power supply noise in both point-to-point and branched RC and RLC interconnects in 70nm CMOS. We develop an analytical expression for jitter based on propagation delay variation that accurately predicts HSPICE simulation results. We show the difference in impact between RC and RLC wire models on jitter (up to 64%). We also show a method for jitter-optimal repeater insertion which differs from conventional delay optimal insertion methods, resulting in larger repeaters. Finally, we introduce methods which can decrease timing violations in branched global interconnects by adjusting repeater size and tuning the phase of the power supply noise.
引用
收藏
页码:84 / 89
页数:6
相关论文
共 50 条
  • [31] Area optimization in deep sub-micron VLSI design
    Wang, DH
    Yu, Q
    Liu, Y
    2005 6th International Conference on ASIC Proceedings, Books 1 and 2, 2005, : 800 - 803
  • [32] Yield enhancement for deep sub-micron process technologies
    Ghosh, SK
    Solis, R
    Maheshwary, S
    Li, J
    Khurshid, A
    Brugge, HB
    Karnett, MP
    PHYSICS OF SEMICONDUCTOR DEVICES, VOLS 1 AND 2, 1998, 3316 : 943 - 950
  • [33] Noise estimation for deep sub-micron integrated circuits
    陈彬
    杨华中
    汪惠
    Science in China(Series F:Information Sciences), 2001, (05) : 396 - 400
  • [34] Physical design CAD in deep sub-micron era
    Mitsuhashi, T
    Aoki, T
    Murakata, M
    Yoshida, K
    EURO-DAC '96 - EUROPEAN DESIGN AUTOMATION CONFERENCE WITH EURO-VHDL '96 AND EXHIBITION, PROCEEDINGS, 1996, : 350 - 355
  • [35] Analytic modeling of interconnects for deep sub-micron circuits
    Pamunuwa, D
    Elassaad, S
    Tenhunen, H
    ICCAD-2003: IEEE/ACM DIGEST OF TECHNICAL PAPERS, 2003, : 835 - 842
  • [36] Noise estimation for deep sub-micron integrated circuits
    Bin Chen
    Huazhong Yang
    Hui Wang
    Science in China Series : Information Sciences, 2001, 44 (5): : 396 - 400
  • [37] Thermal Issues in Deep Sub-Micron FDSOI Circuits
    Baltaci, Can
    Leblebici, Yusuf
    2016 12TH CONFERENCE ON PH.D. RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIME), 2016,
  • [38] DEEP ULTRAVIOLET SYSTEMS SUPPORT SUB-MICRON LITHOGRAPHY
    不详
    SOLID STATE TECHNOLOGY, 1980, 23 (02) : 32 - 32
  • [39] Modeling of gate capacitance for deep sub-micron MOSFETs
    Dai Yuehua
    Chen Junning
    Ke Daoming
    Zhu Dezhi
    Xu Chao
    CHINESE JOURNAL OF ELECTRONICS, 2007, 16 (03): : 435 - 438
  • [40] Wideband modeling technique for deep sub-micron MOSFETs
    Chiou, MH
    Hsu, KYJ
    SOLID-STATE ELECTRONICS, 2004, 48 (10-11) : 1891 - 1896