Jitter in deep sub-micron interconnect

被引:0
|
作者
Jang, JW [1 ]
Xu, S [1 ]
Burleson, W [1 ]
机构
[1] Univ Massachusetts, Dept Elect & Comp Engn, Amherst, MA 01003 USA
来源
IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS: NEW FRONTIERS IN VLSI DESIGN | 2005年
关键词
NOISE;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Timing jitter in long on-chip interconnects has become an increasingly important issue in signal integrity and timing violations. In this paper, we focus on cycle-to-cycle jitter induced by repeater power supply noise in both point-to-point and branched RC and RLC interconnects in 70nm CMOS. We develop an analytical expression for jitter based on propagation delay variation that accurately predicts HSPICE simulation results. We show the difference in impact between RC and RLC wire models on jitter (up to 64%). We also show a method for jitter-optimal repeater insertion which differs from conventional delay optimal insertion methods, resulting in larger repeaters. Finally, we introduce methods which can decrease timing violations in branched global interconnects by adjusting repeater size and tuning the phase of the power supply noise.
引用
收藏
页码:84 / 89
页数:6
相关论文
共 50 条
  • [41] Fidelity challenges in very deep sub-micron modeling
    Li, O
    ELECTRONIC ENGINEERING, 2000, 72 (885): : 17 - +
  • [42] ESD protection methodology for deep sub-micron CMOS
    Bock, K
    Groeseneken, G
    Maes, HE
    MICROELECTRONICS RELIABILITY, 1998, 38 (6-8) : 997 - 1007
  • [43] An overview of ms annealing for deep sub-micron activation
    Mattson Technology Canada, Vancouver, BC, Canada
    不详
    Mater Sci Forum, 2008, (257-267):
  • [44] SUB-MICRON VLSI
    BUSS, D
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1982, 29 (10) : 1660 - 1660
  • [45] SUB-MICRON LITHOGRAPHY
    BLAIS, PD
    OPTICAL ENGINEERING, 1983, 22 (02) : 175 - 175
  • [47] Trends of on-chip interconnects in deep sub-micron VLSI
    Antono, DD
    Inagaki, K
    Kawaguchi, H
    Sakurai, T
    IEICE TRANSACTIONS ON ELECTRONICS, 2006, E89C (03): : 392 - 394
  • [48] Partitioned cache shadowing for deep sub-micron (DSM) regime
    Xu, H
    Somani, A
    11TH PACIFIC RIM INTERNATIONAL SYMPOSIUM ON DEPENDABLE COMPUTING, PROCEEDINGS, 2005, : 183 - 190
  • [49] Trends in tests and failure mechanisms in deep sub-micron technologies
    Hamdioui, Said
    Al-Ars, Zaid
    Mhamdi, Lotfi
    Gaydadjiev, Georgi
    Vassiliadis, Stamatis
    IEEE DTIS: 2006 INTERNATIONAL CONFERENCE ON DESIGN & TEST OF INTEGRATED SYSTEMS IN NANOSCALE TECHNOLOGY, PROCEEDINGS, 2006, : 216 - 221
  • [50] Future challenges of deep sub-micron processor design.
    McDermott, M
    INTERNATIONAL CONFERENCE ON COMPUTER DESIGN - VLSI IN COMPUTERS AND PROCESSORS, PROCEEDINGS, 1996, : 154 - 154