A 0.007 mm2 0.6 V 6 MS/s Low-Power Double Rail-to-Rail SAR ADC in 65-nm CMOS

被引:4
|
作者
Jo, Yong-Jun [1 ]
Kim, Ju Eon [1 ]
Baek, Kwang-Hyun [2 ]
Kim, Tony Tae-Hyoung [1 ]
机构
[1] Nanyang Technol Univ, Ctr Integrated Circuits & Syst, Singapore, Singapore
[2] Chung Ang Univ, Sch Elect & Elect Engn, Seoul 06974, South Korea
关键词
Double rail-to-rail; low-power; SAR ADC; compute-in-memory; power-efficient;
D O I
10.1109/TCSII.2021.3097126
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 0.007mm(2) 0.6V 6MS/s 10b double rail-to-rail input range SAR ADC is implemented in 65-nm technology. The extended input range broadens the applications of the low-power SAR ADCs such as compute-in-memory. The proposed ADC occupies less area since it only needs additional two series-connected capacitors and a differential-difference comparator for double rail-to-rail operation. The set-and-down operation reduces the input-referred noise of the comparator by over ten times than complementary switching. The novel metal-insulator-metal and metal-oxide-metal capacitor hybrid cap-DAC architecture minimize the gain error of ADC. The prototype achieves SNR of 53.90-dB, SNDR of 52.12-dB, and SFDR of 60.39-dB, power of 12.98-mu W, and FoM of 6.6-fJ/conv.-step.
引用
收藏
页码:3088 / 3092
页数:5
相关论文
共 50 条
  • [31] A low-power 65-nm CMOS mixer linearized with IM2 injection for V2X applications
    Ozkan, Bahadir
    Zencir, Ertan
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2022, 110 (03) : 489 - 497
  • [32] An 8.38 fJ/conversion-step 0.6 V 8-b 4.35 MS/s asynchronous SAR ADC in 65 nm CMOS
    Huang, Guanzhong
    Lin, Pingfen
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2012, 73 (01) : 265 - 272
  • [33] An 8.38 fJ/conversion-step 0.6 V 8-b 4.35 MS/s asynchronous SAR ADC in 65 nm CMOS
    Guanzhong Huang
    Pingfen Lin
    Analog Integrated Circuits and Signal Processing, 2012, 73 : 265 - 272
  • [34] New Low-Leakage Power-Rail ESD Clamp Circuit in a 65-nm Low-Voltage CMOS Process
    Ker, Ming-Dou
    Chiu, Po-Yen
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2011, 11 (03) : 474 - 483
  • [35] A Low-Power Rail-to-Rail Row/Column Selector Operating at 2V Using a-IGZO TFTs for Flexible Displays
    Santos, Angelo
    Tiwari, Bhawna
    Martins, Jorge
    Santa, Ana
    Chapagai, Kamal
    Bahubalindruni, Pydi
    Barquinha, Pedro
    2018 INTERNATIONAL FLEXIBLE ELECTRONICS TECHNOLOGY CONFERENCE (IFETC), 2018,
  • [36] Low-Leakage Power-Rail ESD Clamp Circuit With Gated Current Mirror in a 65-nm CMOS Technology
    Aliolaguirre, Federico A.
    Keri, Ming-Dou
    2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 2638 - 2641
  • [37] Design of a low power 10-bit 12MS/s asynchronous SAR ADC in 65nm CMOS
    Campos, Arthur Lombardi
    Navarro, Joao
    Luppe, Maximiliam
    2019 32ND SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN (SBCCI 2019), 2019,
  • [38] A 0.02-mm2 9-bit 100-MS/s Charge-Injection Cell based SAR-ADC in 65-nm LP CMOS
    Runge, Marcel
    Schmock, Dario
    Scholz, Philipp
    Boeck, Georg
    Gerfers, Friedel
    ESSCIRC 2018 - IEEE 44TH EUROPEAN SOLID STATE CIRCUITS CONFERENCE (ESSCIRC), 2018, : 26 - 29
  • [39] A 12-bit 200MS/s Pipelined-SAR ADC in 65-nm CMOS with 61.9 dB SNDR
    Liu, Haizhu
    Liu, Maliang
    Zhu, Zhangming
    2019 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2019,
  • [40] A fully differential 1.5V low-power CMOS operational amplifier with a rail-to-rail current-regulated constant-g(m) input stage
    Peeters, E
    Steyaert, M
    Sansen, W
    PROCEEDINGS OF THE IEEE 1997 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1997, : 75 - 78