A 0.007 mm2 0.6 V 6 MS/s Low-Power Double Rail-to-Rail SAR ADC in 65-nm CMOS

被引:4
|
作者
Jo, Yong-Jun [1 ]
Kim, Ju Eon [1 ]
Baek, Kwang-Hyun [2 ]
Kim, Tony Tae-Hyoung [1 ]
机构
[1] Nanyang Technol Univ, Ctr Integrated Circuits & Syst, Singapore, Singapore
[2] Chung Ang Univ, Sch Elect & Elect Engn, Seoul 06974, South Korea
关键词
Double rail-to-rail; low-power; SAR ADC; compute-in-memory; power-efficient;
D O I
10.1109/TCSII.2021.3097126
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 0.007mm(2) 0.6V 6MS/s 10b double rail-to-rail input range SAR ADC is implemented in 65-nm technology. The extended input range broadens the applications of the low-power SAR ADCs such as compute-in-memory. The proposed ADC occupies less area since it only needs additional two series-connected capacitors and a differential-difference comparator for double rail-to-rail operation. The set-and-down operation reduces the input-referred noise of the comparator by over ten times than complementary switching. The novel metal-insulator-metal and metal-oxide-metal capacitor hybrid cap-DAC architecture minimize the gain error of ADC. The prototype achieves SNR of 53.90-dB, SNDR of 52.12-dB, and SFDR of 60.39-dB, power of 12.98-mu W, and FoM of 6.6-fJ/conv.-step.
引用
收藏
页码:3088 / 3092
页数:5
相关论文
共 50 条
  • [21] Ultra-Low-Leakage Power-Rail ESD Clamp Circuit in a 65-nm CMOS Technology
    Altolaguirre, Federico A.
    Ker, Ming-Dou
    2013 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION, AND TEST (VLSI-DAT), 2013,
  • [22] A Low-Power Double-Tail fT-Doubler Comparator in 65-nm CMOS
    Anand, A.
    Qi, Y.
    Lavasani, H. M.
    2021 IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2021, : 853 - 856
  • [23] 1.2 V 10-bits 40 MS/s CMOS SAR ADC for low-power applications
    Lu, Chi-Chang
    Huang, Ding-Ke
    IET CIRCUITS DEVICES & SYSTEMS, 2019, 13 (06) : 857 - 862
  • [24] A 250 KS/s, 0.8 V ultra low power successive approximation register ADC using a Dynamic rail-to-rail comparator
    Kobenge, Sekedi B.
    Yang, Huazhong
    IEICE ELECTRONICS EXPRESS, 2010, 7 (04): : 261 - 267
  • [25] A 6-Bit 130-MS/s Low-Power Tracking ADC in 90 nm CMOS
    Shaker, Mohamed O.
    Bayoumi, Magdy A.
    53RD IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 304 - 307
  • [26] 2xVDD-Tolerant Power-Rail ESD Clamp Circuit With Low Standby Leakage in 65-nm CMOS Process
    Lin, Chun-Yu
    Ker, Ming-Dou
    2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 3417 - 3420
  • [27] A 1-V 10-bit 80-MS/s 1.6-mW SAR ADC in 65-nm GP CMOS
    Ma Jun
    Guo Yawei
    Wu Yue
    Cheng Xu
    Zeng Xiaoyang
    JOURNAL OF SEMICONDUCTORS, 2013, 34 (08)
  • [28] A 1-V 10-bit 80-MS/s 1.6-mW SAR ADC in 65-nm GP CMOS
    马俊
    郭亚炜
    吴越
    程旭
    曾晓洋
    Journal of Semiconductors, 2013, 34 (08) : 162 - 171
  • [29] A 1.8-GS/s 6-Bit Two-Step SAR ADC in 65-nm CMOS
    Meng, Xiangyu
    Kong, Weihao
    Yang, Haifeng
    Li, Yecong
    Li, Xuan
    2021 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2021,
  • [30] A low-power 65-nm CMOS mixer linearized with IM2 injection for V2X applications
    Bahadır Özkan
    Ertan Zencir
    Analog Integrated Circuits and Signal Processing, 2022, 110 : 489 - 497