A 12-bit 200MS/s Pipelined-SAR ADC in 65-nm CMOS with 61.9 dB SNDR

被引:0
|
作者
Liu, Haizhu [1 ]
Liu, Maliang [1 ]
Zhu, Zhangming [1 ]
机构
[1] Xidian Univ, Sch Microelect, Xian, Shaanxi, Peoples R China
基金
中国国家自然科学基金;
关键词
Pipelined-SAR ADC; MDAC; hybrid architecture;
D O I
10.1109/edssc.2019.8754022
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a 12-bit 200MS/s PipelinedSAR hybrid architecture ADC with a 3.5-bit MDAC for the first stage and a 9-bit SAR ADC for the second stage. In the MDAC, a low-power high DC-gain class-AB residue amplifier is proposed to achieve 80dB DC-gain and 0.8GHz unity-gain-bandwidth (UGB). In the SAR ADC, two techniques are applied to accelerate the comparison speed to meet the requirement of high-speed ADC. Fabricated in a 65nm CMOS process, the ADC occupies an area of 0.21 mm(2) and consumes a power of 7.3 mW. The measured Nyquist SFDR and SNDR are 71.2 dB and 61.9 dB at 200 MS/s. The ADC achieves a FoM of 35.6 fJ/conversion-step.
引用
收藏
页数:2
相关论文
共 50 条
  • [1] A 12-bit 200MS/s pipeline ADC with 91 mW power and 66 dB SNDR
    Liu, Maliang
    Lian, Kaixiong
    Huang, Yingzhou
    Ma, Rui
    Zhu, Zhangming
    MICROELECTRONICS JOURNAL, 2017, 63 : 104 - 111
  • [2] A 40nm CMOS 12b 200MS/s Single-amplifier Dual-residue Pipelined-SAR ADC
    Seo, Min-Jae
    Kim, Ye-Dam
    Chung, Jae-Hyun
    Ryu, Seung-Tak
    2019 SYMPOSIUM ON VLSI CIRCUITS, 2019, : C72 - C73
  • [3] An 11-bit 100-MS/s Pipelined-SAR ADC Reusing PVT-Stabilized Dynamic Comparator in 65-nm CMOS
    Zhang, Jin
    Ren, Xiaoqian
    Liu, Shubin
    Chan, Chi-Hang
    Zhu, Zhangming
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2020, 67 (07) : 1174 - 1178
  • [4] An energy-efficient reconfigurable 18/12-bit 1 MS/s pipelined-SAR ADC
    Xi, Yin-Zheng
    Yang, Wei-Ping
    Li, Nan
    Diao, Jie-Tao
    Zhang, Sheng-Kun
    Ding, Hao
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2024, 179
  • [5] A 2.2mW 12-bit 200MS/s 28nm CMOS Pipelined SAR ADC with Dynamic Register-Based High-Speed SAR Logic
    Park, Jun-Sang
    Jeon, Je-Min
    Boo, Jun-Ho
    Lee, Jae-Hyuk
    Cho, Kang-Il
    Kim, Ho-Jin
    Ahn, Gil-Cho
    Lee, Seung-Hoon
    2020 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2020,
  • [6] A 12-bit 1.1GS/s Pipelined-SAR ADC With Adaptive Inter-Stage Redundancy in 28 nm CMOS
    Wen, Xianshan
    Fu, Tao
    Fang, Liang
    Gui, Ping
    IEEE ACCESS, 2024, 12 : 36951 - 36960
  • [7] A 12-bit 350-MS/s Pipelined ADC in 40-nm CMOS
    Gu, Weiqi
    Miao, Peng
    Li, Fei
    Wang, Huan
    Ding, Bowen
    2021 THE 6TH INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUITS AND MICROSYSTEMS (ICICM 2021), 2021, : 205 - 209
  • [8] A 12-Bit 200 MS/s Pipelined-SAR ADC Using Back-Ground Calibration for Inter-Stage Gain
    Wu, Junjie
    Wu, Jianhui
    ELECTRONICS, 2020, 9 (03)
  • [9] A 1 GS/s 12-Bit Pipelined/SAR Hybrid ADC in 40 nm CMOS Technology
    Li, Jianwen
    Guo, Xuan
    Luan, Jian
    Wu, Danyu
    Zhou, Lei
    Wu, Nanxun
    Huang, Yinkun
    Jia, Hanbo
    Zheng, Xuqiang
    Wu, Jin
    Liu, Xinyu
    ELECTRONICS, 2020, 9 (02)
  • [10] A 14b 80 MS/s SAR ADC With 73.6 dB SNDR in 65 nm CMOS
    Kapusta, Ron
    Shen, Junhua
    Decker, Steven
    Li, Hongxing
    Ibaragi, Eitake
    Zhu, Haiyang
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2013, 48 (12) : 3059 - 3066