Design of a Low-Error Fixed-Width Radix-8 Booth Multiplier

被引:0
|
作者
Bhusare, Saroja S. [1 ]
Bhaaskaran, V. S. Kanchana [2 ]
机构
[1] JSS Acad Tech Educ, Dept E&C, Bangalore, Karnataka, India
[2] VIT Univ, Sch Elect Engn, Chennai, Tamil Nadu, India
关键词
Fixed-width multiplier; Error compensation circuit; Radix-8; encoding; Low error; DSP APPLICATIONS;
D O I
10.1109/ICSIP.2014.39
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
In many multimedia and digital signal processing systems, fixed-width multipliers are used where a fixed format is desirable and a tolerable level of loss in accuracy is permitted. This paper proposes the design of a low error fixed-width radix-8 Booth multiplier which produces an n-bit product with two n-bit inputs. The truncation of the 2n product bits to n bits is achieved by removing about half the adder cells that are required to add the partial products. However, in order to keep the truncation error to a minimum, error compensation biases are obtained and applied to the inputs of the retained adder cells. In this proposed technique, the number of partial products is reduced to n/3 and also the number of adder cells is reduced by 50% compared with the full-width multiplier with an additional overhead of one full adder for compensation biasing. Simulation results reveal that a significant amount of error reduction is achieved with this technique. Standard EDA design environment using 180nm technology has been employed. Validation has further been made in comparison against the modified Booth fixed-width multiplier architecture.
引用
下载
收藏
页码:206 / 209
页数:4
相关论文
共 50 条
  • [21] Generalized low-error area-efficient fixed-width multipliers
    Van, LD
    Yang, CC
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2005, 52 (08) : 1608 - 1619
  • [22] Approximate radix-8 Booth multiplier for low power and high speed applications
    Boro, Bipul
    Reddy, K. Manikantta
    Kumar, Y. B. Nithin
    Vasantha, M. H.
    MICROELECTRONICS JOURNAL, 2020, 101 (101):
  • [23] Design of the lower error fixed-width multiplier and its application
    Van, LD
    Wang, SS
    Feng, WS
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2000, 47 (10) : 1112 - 1118
  • [24] Design of low error fixed-width squarer
    Cho, KJ
    Kim, WK
    Kim, BK
    Chung, JG
    SIPS 2003: IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS: DESIGN AND IMPLEMENTATION, 2003, : 213 - 218
  • [25] Low-Error and Efficient Fixed-Width Squarer for Digital Signal Processing Applications
    Van-Phuc Hoang
    Cong-Kha Pham
    2012 FOURTH INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND ELECTRONICS (ICCE), 2012, : 477 - 482
  • [26] Low error fixed-width CSD multiplier with efficient sign extension
    Kim, SM
    Chung, JG
    Parhi, KK
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2003, 50 (12) : 984 - 993
  • [27] Design of low power fixed-width multiplier with row bypassing
    Balamurugan, S.
    Ghosh, Sneha
    Atul
    Balakumaran, S.
    Marimuthu, R.
    Mallick, P. S.
    IEICE ELECTRONICS EXPRESS, 2012, 9 (20): : 1568 - 1575
  • [28] Area-efficient signed fixed-width multipliers with low-error compensation circuit
    Wang, Jiun-Ping
    Kuang, Shiann-Rong
    2007 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS, VOLS 1 AND 2, 2007, : 157 - 162
  • [29] Low-error carry-free fixed-width multipliers and their application to DCT/IDCT
    Juang, TB
    Hsiao, SF
    Kuang, SR
    Tsai, MY
    PROCEEDINGS OF THE 2004 IEEE ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, VOL 1 AND 2: SOC DESIGN FOR UBIQUITOUS INFORMATION TECHNOLOGY, 2004, : 457 - 460
  • [30] Fixed-Width Group CSD Multiplier Design
    Kim, Yong-Eun
    Cho, Kyung-Ju
    Chung, Jin-Gyun
    Huang, Xinming
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2010, E93D (06): : 1497 - 1503