Design of a Low-Error Fixed-Width Radix-8 Booth Multiplier

被引:0
|
作者
Bhusare, Saroja S. [1 ]
Bhaaskaran, V. S. Kanchana [2 ]
机构
[1] JSS Acad Tech Educ, Dept E&C, Bangalore, Karnataka, India
[2] VIT Univ, Sch Elect Engn, Chennai, Tamil Nadu, India
关键词
Fixed-width multiplier; Error compensation circuit; Radix-8; encoding; Low error; DSP APPLICATIONS;
D O I
10.1109/ICSIP.2014.39
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
In many multimedia and digital signal processing systems, fixed-width multipliers are used where a fixed format is desirable and a tolerable level of loss in accuracy is permitted. This paper proposes the design of a low error fixed-width radix-8 Booth multiplier which produces an n-bit product with two n-bit inputs. The truncation of the 2n product bits to n bits is achieved by removing about half the adder cells that are required to add the partial products. However, in order to keep the truncation error to a minimum, error compensation biases are obtained and applied to the inputs of the retained adder cells. In this proposed technique, the number of partial products is reduced to n/3 and also the number of adder cells is reduced by 50% compared with the full-width multiplier with an additional overhead of one full adder for compensation biasing. Simulation results reveal that a significant amount of error reduction is achieved with this technique. Standard EDA design environment using 180nm technology has been employed. Validation has further been made in comparison against the modified Booth fixed-width multiplier architecture.
引用
收藏
页码:206 / 209
页数:4
相关论文
共 50 条
  • [41] Modified PEB Formulation for Hardware-Efficient Fixed-Width Booth Multiplier
    Mohanty, Basant K.
    Tiwari, Vikas
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2014, 33 (12) : 3981 - 3994
  • [42] A generalized methodology for low-error and area-time efficient fixed width booth multipliers
    Song, MA
    Van, LD
    Huang, TC
    Kuo, SY
    2004 47TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I, CONFERENCE PROCEEDINGS, 2004, : 9 - 12
  • [43] Modified PEB Formulation for Hardware-Efficient Fixed-Width Booth Multiplier
    Basant K. Mohanty
    Vikas Tiwari
    Circuits, Systems, and Signal Processing, 2014, 33 : 3981 - 3994
  • [44] Performance Analysis of 8-Point FFT using Approximate Radix-8 Booth Multiplier
    Reddy, Anil Kumar Y.
    Kumar, Sathish P.
    PROCEEDINGS OF THE 3RD INTERNATIONAL CONFERENCE ON COMMUNICATION AND ELECTRONICS SYSTEMS (ICCES 2018), 2018, : 42 - 45
  • [45] Dynamic Error-Compensated Fixed-Width Booth Multiplier Based on Conditional-Probability of Input Series
    Wen-Quan He
    Yuan-Ho Chen
    Shyh-Jye Jou
    Circuits, Systems, and Signal Processing, 2016, 35 : 2972 - 2991
  • [46] Dynamic Error-Compensated Fixed-Width Booth Multiplier Based on Conditional-Probability of Input Series
    He, Wen-Quan
    Chen, Yuan-Ho
    Jou, Shyh-Jye
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2016, 35 (08) : 2972 - 2991
  • [47] Design and Implementation of High Speed and High Accuracy Fixed-width Modified Booth Multiplier for DSP Application
    Babu, Aravind S.
    Ramki, Babu S.
    Sivasankaran, K.
    2014 INTERNATIONAL CONFERENCE ON ADVANCES IN ELECTRICAL ENGINEERING (ICAEE), 2014,
  • [48] Improved Quantization Error Compensation Method for Fixed-Width Booth Multipliers
    Ma, Xiaolong
    Xu, Jiangtao
    Chen, Guican
    VLSI DESIGN, 2014, 2014
  • [49] Exploration of low area-high speed by hybrid method of Radix-8 Booth encoding and Vedic multiplier
    Kalaiselvi, C.M.
    Sabeenian, R.S.
    Analog Integrated Circuits and Signal Processing, 2025, 122 (03)
  • [50] A framework for the design of error-aware power-efficient fixed-width booth multipliers
    Song, MA
    Van, LD
    Yang, CC
    Chiu, SC
    Kuo, SY
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 81 - 84