Modified PEB Formulation for Hardware-Efficient Fixed-Width Booth Multiplier

被引:10
|
作者
Mohanty, Basant K. [1 ]
Tiwari, Vikas [1 ]
机构
[1] JUET, Elect & Commun Engn Dept, Guna, MP, India
关键词
Booth multiplier; Fixed-width; VLSI; Inner-product cell; DESIGN;
D O I
10.1007/s00034-014-9843-0
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, we propose a modified probabilistic estimation bias (PEB) formula for fixed-width radix-4 Booth multiplier. The modified PEB formula estimates the same compensation value as the existing PEB formula without rounding operation. A bias circuit based on modified PEB formula generates one less carry-bit and involves less logic resources than the existing PEB circuit. The partial product array (PPA) of existing PEB multiplier uses partial product bit as guard bit for sign extension. This is not an efficient approach as extra half-adders (HAs) are required to accumulate these sign extension bits. We have considered PPA of conventional modified Booth encoded (MBE) multiplier where logic '1' is used as guard bit for sign extension. Logic '1' in the PPA helps to replace HA with a NOT-gate in the adder design. Based on the proposed scheme, we have derived an efficient adder design for PEB radix-4 Booth multiplier. Compared with the adder design of existing PEB multiplier, the proposed adder involves less logic resources and less critical path delay (CPD), and calculates the same compensation value. ASIC synthesis result shows that the proposed PEB radix-4 Booth multiplier of sizes n = 8, 10, 12, and 16, respectively, involves 18, 19, 16, and 13 % less area-delay product (ADP), and 12, 16, 11, and 12 % less power consumption than the existing PEB multiplier. We have shown that an inner-product (IP) cell based on proposed fixed-width radix-4 Booth multiplier involves 11.3 % less ADP and consumes nearly 7.6 % less power than an IP cell based on the existing PEB-based fixed-width multiplier on average for different inner-product sizes. The proposed multiplier is, therefore, a useful component to develop high-performance systems for digital signal processing applications.
引用
收藏
页码:3981 / 3994
页数:14
相关论文
共 50 条
  • [1] Modified PEB Formulation for Hardware-Efficient Fixed-Width Booth Multiplier
    Basant K. Mohanty
    Vikas Tiwari
    Circuits, Systems, and Signal Processing, 2014, 33 : 3981 - 3994
  • [2] Low error fixed-width modified booth multiplier
    Cho, KJ
    Lee, KC
    Chung, JG
    Parhi, KK
    2002 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS, 2002, : 45 - 50
  • [3] Error bound reduction for fixed-width modified booth multiplier
    Cho, KJ
    Lee, SM
    Park, SH
    Chung, JG
    CONFERENCE RECORD OF THE THIRTY-EIGHTH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS, VOLS 1 AND 2, 2004, : 508 - 512
  • [4] Simple and hardware-efficient row-based direct-mapping estimators in fixed-width modified Booth multipliers
    Li, Chung-Yi
    Chen, Yuan-Ho
    Lai, Lu-An
    Ye, Wen-Chi
    Yang, Jun
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2021, 49 (04) : 909 - 920
  • [5] Design of low-error fixed-width modified booth multiplier
    Cho, KJ
    Lee, KC
    Chung, JG
    Parhi, KK
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2004, 12 (05) : 522 - 531
  • [6] A Probabilistic Prediction Based Fixed-Width Booth Multiplier
    He, Yajuan
    Yi, Xilin
    Ma, Bin
    Zhang, Ziji
    Zhang, Bo
    2018 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2018), 2018, : 321 - 324
  • [7] Fixed-Width Modified Booth Multiplier Design Based on Error Bound Analysis
    Cho, Kyung-Ju
    Chung, Jin-Gyun
    Kim, Hwan-Yong
    Kim, Gwang-Jun
    Kim, Dae-Ik
    Kim, Yong-Kab
    MULTIMEDIA, COMPUTER GRAPHICS AND BROADCASTING, PT II, 2011, 263 : 248 - 256
  • [8] A low-error and area-time efficient fixed-width booth multiplier
    Song, MA
    Van, LD
    Huang, TC
    Kuo, SY
    PROCEEDINGS OF THE 46TH IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS & SYSTEMS, VOLS 1-3, 2003, : 590 - 593
  • [9] Proposal for an Efficient Reconfigurable Fixed-Width Multiplier
    Sudhakar, Aswathy
    Gokila, D.
    RECENT ADVANCES IN NETWORKING, VLSI AND SIGNAL PROCESSING, 2010, : 79 - +
  • [10] Booth-Encoded Karatsuba: A Novel Hardware-Efficient Multiplier
    Jain, Riya
    Pahwa, Khushbu
    Pandey, Neeta
    ADVANCES IN ELECTRICAL AND ELECTRONIC ENGINEERING, 2021, 19 (03) : 272 - 281