Modified PEB Formulation for Hardware-Efficient Fixed-Width Booth Multiplier

被引:10
|
作者
Mohanty, Basant K. [1 ]
Tiwari, Vikas [1 ]
机构
[1] JUET, Elect & Commun Engn Dept, Guna, MP, India
关键词
Booth multiplier; Fixed-width; VLSI; Inner-product cell; DESIGN;
D O I
10.1007/s00034-014-9843-0
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, we propose a modified probabilistic estimation bias (PEB) formula for fixed-width radix-4 Booth multiplier. The modified PEB formula estimates the same compensation value as the existing PEB formula without rounding operation. A bias circuit based on modified PEB formula generates one less carry-bit and involves less logic resources than the existing PEB circuit. The partial product array (PPA) of existing PEB multiplier uses partial product bit as guard bit for sign extension. This is not an efficient approach as extra half-adders (HAs) are required to accumulate these sign extension bits. We have considered PPA of conventional modified Booth encoded (MBE) multiplier where logic '1' is used as guard bit for sign extension. Logic '1' in the PPA helps to replace HA with a NOT-gate in the adder design. Based on the proposed scheme, we have derived an efficient adder design for PEB radix-4 Booth multiplier. Compared with the adder design of existing PEB multiplier, the proposed adder involves less logic resources and less critical path delay (CPD), and calculates the same compensation value. ASIC synthesis result shows that the proposed PEB radix-4 Booth multiplier of sizes n = 8, 10, 12, and 16, respectively, involves 18, 19, 16, and 13 % less area-delay product (ADP), and 12, 16, 11, and 12 % less power consumption than the existing PEB multiplier. We have shown that an inner-product (IP) cell based on proposed fixed-width radix-4 Booth multiplier involves 11.3 % less ADP and consumes nearly 7.6 % less power than an IP cell based on the existing PEB-based fixed-width multiplier on average for different inner-product sizes. The proposed multiplier is, therefore, a useful component to develop high-performance systems for digital signal processing applications.
引用
收藏
页码:3981 / 3994
页数:14
相关论文
共 50 条
  • [21] Fine-Tuning Accuracy Using Conditional Probability of the Bottom Sign-Bit in Fixed-Width Modified Booth Multiplier
    Yuan-Ho Chen
    Chung-Yi Li
    Lu-An Lai
    Circuits, Systems, and Signal Processing, 2018, 37 : 3115 - 3130
  • [22] Fixed-Width Multiplier with Simple Compensation Bias
    Bhusare, Saroja S.
    Bhaaskaran, V. S. Kanchana
    2ND INTERNATIONAL CONFERENCE ON NANOMATERIALS AND TECHNOLOGIES (CNT 2014), 2015, 10 : 395 - 402
  • [23] Fixed-Width Group CSD Multiplier Design
    Kim, Yong-Eun
    Cho, Kyung-Ju
    Chung, Jin-Gyun
    Huang, Xinming
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2010, E93D (06): : 1497 - 1503
  • [24] An Accuracy-Improved Fixed-Width Booth Multiplier Enabling Bit-Width Adaptive Truncation Error Compensation
    Tang, Song-Nien
    Liao, Jen-Chien
    Chiu, Chen-Kai
    Ku, Pei-Tong
    Chen, Yen-Shuo
    ELECTRONICS, 2021, 10 (20)
  • [25] A self-compensation fixed-width booth multiplier and its 128-point FFT applications
    Huang, Hong-An
    Liao, Yen-Chin
    Chang, Hsie-Chia
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 3538 - +
  • [26] Low-Error and Hardware-Efficient Fixed-Width Multiplier by Using the Dual-Group Minor Input Correction Vector to Lower Input Correction Vector Compensation Error
    Wey, I-Chyn
    Wang, Chun-Chien
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2012, 20 (10) : 1923 - 1928
  • [27] Radix-8 Modified Booth Fixed-Width Signed Multipliers with Error Compensation
    Locharla, Govinda Rao
    Mahapatra, Kamala Kanta
    Ari, Samit
    ARABIAN JOURNAL FOR SCIENCE AND ENGINEERING, 2021, 46 (02) : 1115 - 1125
  • [28] Radix-8 Modified Booth Fixed-Width Signed Multipliers with Error Compensation
    Govinda Rao Locharla
    Kamala Kanta Mahapatra
    Samit Ari
    Arabian Journal for Science and Engineering, 2021, 46 : 1115 - 1125
  • [29] Low-latency and power-efficient row-based binary-weighted compensator for fixed-width Booth multiplier
    Li, Chung-Yi
    Hu, Hong-Chi
    Chen, Yuan-Ho
    Lin, Shinn-Yn
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2024,
  • [30] A Low-Error Energy-Efficient Fixed-Width Booth Multiplier With Sign-Digit-Based Conditional Probability Estimation
    Zhang, Ziji
    He, Yajuan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2018, 65 (02) : 236 - 240