Voltage Scaling Based Low Power High Performance Vedic Multiplier Design on FPGA

被引:0
|
作者
Goswami, Kavita [1 ]
Pandey, Bishwajeet [1 ]
机构
[1] Chitkara Univ, Rajpura, India
关键词
FPGA; HSTL; 10; Standard; Low Power; LVCMOS; Vedic Multiplier; Voltage Scaling;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Power is directly proportional to voltage. In this work, voltage scaling is applied in design of low power Vedic multiplier. There is 86-98% saving in leakage power and 49% saving in 10s power, when we scale down voltage from 1.5V to 0.5V. Vedic multiplier has now proven its supremacy on traditional multiplier in terms of performance, speed or delay. There is no research work is going on in energy efficient Vedic multiplier design. Dynamic voltage scaling technique is the mostly used power management technique. In order to fill this research gap, we are using voltage scaling in energy efficient Vedic multiplier design. We are taking 1.5V and 1.2V for overvolting and 1.0V and 0.5V for Undervolting. There are different 10 standard available on Virtex-6 FPGA. In our project, we are taking these 12 different 10 standards: HSTL_II, HSTL_II_18, HSTL_II DCI (HIID), HSTL_II DCI_18 (HIID18), HSTL_I, HSTL_I_12, HSTL_I_18, HSTL_I_DCI (HID), HSTL_I_DCI_18(HID18), LVCMOS12, LVCMOS18 and LVCMOS25.
引用
收藏
页码:1529 / 1533
页数:5
相关论文
共 50 条
  • [31] Design of energy efficient N-bit vedic multiplier for low power hardware architecture
    Sridevi, A.
    Sathiya, A.
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2024,
  • [32] Design of High Performance and Low Power Multiplier using Modified Booth Encoder
    Prathiba, R.
    Sandhya, P.
    Varun, R.
    2016 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, AND OPTIMIZATION TECHNIQUES (ICEEOT), 2016, : 794 - 798
  • [33] Low voltage low power high-speed BiCMOS multiplier
    Cheng, Kuo-Hsing
    Yeha, Yu-Kwang
    Lian, Farn-Son
    Proceedings of the IEEE International Conference on Electronics, Circuits, and Systems, 1998, 2
  • [34] Voltage Scaling Based Green Design on Ultra Scale FPGA
    Kumar, Tanesh
    Pandey, Bishwajeet
    Das, Teerath
    2013 INTERNATIONAL CONFERENCE ON GREEN COMPUTING, COMMUNICATION AND CONSERVATION OF ENERGY (ICGCE), 2013, : 125 - 129
  • [35] High Speed 16-bit Digital Vedic Multiplier using FPGA
    Narula, Udit
    Tripathi, Rajan
    Wakhle, Garima
    2015 2ND INTERNATIONAL CONFERENCE ON COMPUTING FOR SUSTAINABLE GLOBAL DEVELOPMENT (INDIACOM), 2015, : 121 - 124
  • [36] Design of a Vedic Multiplier based 64-bit Multiplier Accumulator Unit
    Balachandar, Abinav
    Patel, Aniket
    Ramesh, S. R.
    2024 5TH INTERNATIONAL CONFERENCE ON INNOVATIVE TRENDS IN INFORMATION TECHNOLOGY, ICITIIT 2024, 2024,
  • [37] Low Voltage, Low Power, High Linearity, High Speed CMOS Voltage Mode Analog Multiplier
    Akshatha, B. C.
    Kumar, A. Vijay
    2009 SECOND INTERNATIONAL CONFERENCE ON EMERGING TRENDS IN ENGINEERING AND TECHNOLOGY (ICETET 2009), 2009, : 1120 - 1125
  • [38] High Speed Multiplier Implementation Based on Vedic Mathematics
    Meghana, V.
    Sandhya, S.
    Aparna, R.
    Gururaj, C.
    2015 INTERNATIONAL CONFERENCE ON SMART SENSORS AND SYSTEMS (IC-SSS 2015), 2015,
  • [39] Novel Low Voltage and Low Power Array Multiplier Design for IoT Applications
    Lin, Jin-Fa
    Chan, Cheng-Yu
    Yu, Shao-Wei
    ELECTRONICS, 2019, 8 (12)
  • [40] Design and FPGA Implementation of Optimized 32-Bit Vedic Multiplier and Square Architectures
    Sharma, Richa
    Kaur, Manjit
    Singh, Gurmohan
    2015 INTERNATIONAL CONFERENCE ON INDUSTRIAL INSTRUMENTATION AND CONTROL (ICIC), 2015, : 960 - 964