Design of High Performance and Low Power Multiplier using Modified Booth Encoder

被引:0
|
作者
Prathiba, R. [1 ]
Sandhya, P. [1 ]
Varun, R. [1 ]
机构
[1] Aksheyaa Coll Engn, Dept Elect & Commun Engn, Kancheepuram, India
关键词
array multiplier; booth encoder; low power; spurious power suppression technique; PARALLEL MULTIPLIER;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Low-power multipliers are very important for reducing energy consumption of digital processing systems. This study provides the experience of applying an advanced version of our former Spurious Power Suppression Technique (SPST) on multipliers for high-speed and low-power purposes. To filter out the useless switching power, there are two approaches, i.e. using registers and using AND gates, to assert the data signals of multipliers after the data transition. Multiplication occurs frequently in finite impulse response filters, fast Fourier transforms, discrete cosine transforms, convolution, and other important DSP and multimedia kernels. The objective of a good multiplier is to provide a physically compact, good speed and low power consuming chip. To save significant power consumption of a VLSI design, it is a good direction to reduce its dynamic power that is the major part of total power dissipation. In this paper, we propose a high speed low-power multiplier adopting the new SPST implementing approach. This multiplier is designed by equipping the Spurious Power Suppression Technique (SPST) on a modified Booth encoder which is controlled by a detection unit using an AND gate. The modified booth encoder will reduce the number of partial products generated by a factor of 2. The SPST adder will avoid the unwanted addition and thus minimize the switching power dissipation. The proposed high speed low power multiplier can attain 30% speed improvement and 22% power reduction in the modified booth encoder when compared with the conventional array multipliers.
引用
收藏
页码:794 / 798
页数:5
相关论文
共 50 条
  • [1] Design and Analysis of a Low Power High-Performance GDI Based Radix 4 Multiplier Using Modified Booth Wallace Algorithm
    Mukherjee, Biswarup
    Ghosal, Aniruddha
    PROCEEDINGS OF 2018 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES KOLKATA CONFERENCE (IEEE EDKCON), 2018, : 247 - 251
  • [2] High Speed, Efficient Area, Low Power Novel Modified Booth Encoder Multiplier for Signed-Unsigned Number
    Rajput, Ravindra P.
    Swamy, M. N. Shanmukha
    ARTIFICIAL INTELLIGENCE PERSPECTIVES IN INTELLIGENT SYSTEMS, VOL 1, 2016, 464 : 321 - 333
  • [3] Low-Power Encoder and Compressor Design for Approximate Radix-8 Booth Multiplier
    Kim, Jiwoo
    Park, Gunho
    Lee, Youngjoo
    2024 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS 2024, 2024,
  • [4] Low power small area modified booth multiplier design for predetermined coefficients
    Kim, Yong-Eun
    Cho, Kyung-Ju
    Chung, Jin-Gyun
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2007, E90A (03) : 694 - 697
  • [5] GDI Implementation of Low Power Modified Booth Multiplier
    Rajawat, Amit
    Marwah, Ayshi
    2016 SYMPOSIUM ON COLOSSAL DATA ANALYSIS AND NETWORKING (CDAN), 2016,
  • [6] A new high speed and low power decoder/encoder for Radix-4 Booth multiplier
    Ghasemi, Mir Majid
    Fathi, Amir
    Mousazadeh, Morteza
    Khoei, Abdollah
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2021, 49 (07) : 2199 - 2213
  • [7] Design of an Improved Low-Power and High-Speed Booth Multiplier
    Ahsan Rafiq
    Shabbir Majeed Chaudhry
    Circuits, Systems, and Signal Processing, 2021, 40 : 5500 - 5532
  • [8] Design of an Improved Low-Power and High-Speed Booth Multiplier
    Rafiq, Ahsan
    Chaudhry, Shabbir Majeed
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2021, 40 (11) : 5500 - 5532
  • [9] Design and Implementation of High Speed Modified Booth Multiplier using Hybrid Adder
    Govekar, Divya
    Amonkar, Ameeta
    2017 INTERNATIONAL CONFERENCE ON COMPUTING METHODOLOGIES AND COMMUNICATION (ICCMC), 2017, : 138 - 143
  • [10] Area Efficient Low Power Modified Booth Multiplier for FIR Filter
    Haridas, Greeshma
    George, David Solomon
    INTERNATIONAL CONFERENCE ON EMERGING TRENDS IN ENGINEERING, SCIENCE AND TECHNOLOGY (ICETEST - 2015), 2016, 24 : 1163 - 1169