A new high speed and low power decoder/encoder for Radix-4 Booth multiplier

被引:4
|
作者
Ghasemi, Mir Majid [1 ]
Fathi, Amir [1 ]
Mousazadeh, Morteza [1 ]
Khoei, Abdollah [1 ]
机构
[1] Urmia Univ, Microelect Res Lab, Orumiyeh 57159, Iran
关键词
Booth algorithm; delay; digital multiplier; encoder; decoder;
D O I
10.1002/cta.2985
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The proposed booth decoder/encoder unit is an ultrahigh-speed unit among the reported ones which was designed by modifying and creating a new format truth table with 0.18 mu m CMOS technology. According to the modified truth table, four cases are defined, and a proper circuit for each case is designed. The proposed structure is discussed considering the possible problems such as the swing and discharge problems. The gate-level delay of the proposed structure and other related works have been calculated and are compared. The propagation delay of the proposed structure has been calculated and simulated to validate the data. To justify the comparisons, other related works have been simulated again with the same condition. The propagation delay of the proposed structure is 226 ps, which is minimum compared to previous related works. The proposed structure reduces the delay by 30-200% comparing related works and also improves the delay of the multiplier 4-21%. The power consumption and the area of the structure are 477 mu w and 20 x 18 mu m(2), respectively. In this paper, Hspice software for simulating, MATLAB for numerical calculations, and Cadence for designing the layout of the proposed structure have been used.
引用
收藏
页码:2199 / 2213
页数:15
相关论文
共 50 条
  • [1] Optimizing Encoder and Decoder Blocks for a Power-Efficient Radix-4 Modified Booth Multiplier
    Scheunemann, Jean C.
    Sigales, Marlon S.
    Fonseca, Mateus B.
    da Costa, Eduardo A. C.
    34TH SBC/SBMICRO/IEEE/ACM SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN (SBCCI 2021), 2021,
  • [2] A Hybrid 4-bit Radix-4 Low Power Booth Multiplier With High Performance
    Katariya, Saurabh
    Singhal, Manish
    2016 INTERNATIONAL CONFERENCE ON RECENT ADVANCES AND INNOVATIONS IN ENGINEERING (ICRAIE), 2016,
  • [3] High Speed Full Custom Parallel Multiplier Based on Radix-4 Booth
    Arthanto, Yashael F.
    Ibad, Sayyid I.
    Adiono, Trio
    2019 INTERNATIONAL SYMPOSIUM ON ELECTRONICS AND SMART DEVICES (ISESD 2019): FUTURE SMART DEVICES AND NANOTECHNOLOGY FOR MICROELECTRONICS, 2019,
  • [4] A Low Power Radix-4 Booth Multiplier With Pre-Encoded Mechanism
    Chang, Yen-Jen
    Cheng, Yu-Cheng
    Liao, Shao-Chi
    Hsiao, Chun-Huo
    IEEE ACCESS, 2020, 8 : 114842 - 114853
  • [5] Simplified Compressor and Encoder Designs for Low-Cost Approximate Radix-4 Booth Multiplier
    Park, Gunho
    Kung, Jaeha
    Lee, Youngjoo
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2023, 70 (03) : 1154 - 1158
  • [6] Reversible Radix-4 Booth Multiplier for DSP Applications
    Nagamani, A. N.
    Nikhil, R.
    Nagaraj, Manish
    Agrawal, Vinod Kumar
    2016 INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND COMMUNICATIONS (SPCOM), 2016,
  • [7] Low-power-delay-product radix-4 8*8 Booth multiplier in CMOS
    Xue, H.
    Patel, R.
    Boppana, N. V. V. K.
    Ren, S.
    ELECTRONICS LETTERS, 2018, 54 (06) : 344 - +
  • [8] A hybrid radix-4/radix-8 low power, high speed multiplier architecture for wide bit widths
    Cherkauer, BS
    Friedman, EG
    ISCAS 96: 1996 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - CIRCUITS AND SYSTEMS CONNECTING THE WORLD, VOL 4, 1996, : 53 - 56
  • [9] Implementation Of High Speed And Low Power Hybrid Adder Based Novel Radix 4 Booth Multiplier
    Rajput, Sakshi
    Shukla, Rohit
    Praveen, Pushkar
    Anand, Ankit
    2013 INTERNATIONAL CONFERENCE ON COMMUNICATION SYSTEMS AND NETWORK TECHNOLOGIES (CSNT 2013), 2013, : 741 - 743
  • [10] On the Design of Logarithmic Multiplier Using Radix-4 Booth Encoding
    Pilipovic, Ratko
    Bulic, Patricio
    IEEE ACCESS, 2020, 8 : 64578 - 64590