Voltage Scaling Based Low Power High Performance Vedic Multiplier Design on FPGA

被引:0
|
作者
Goswami, Kavita [1 ]
Pandey, Bishwajeet [1 ]
机构
[1] Chitkara Univ, Rajpura, India
关键词
FPGA; HSTL; 10; Standard; Low Power; LVCMOS; Vedic Multiplier; Voltage Scaling;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Power is directly proportional to voltage. In this work, voltage scaling is applied in design of low power Vedic multiplier. There is 86-98% saving in leakage power and 49% saving in 10s power, when we scale down voltage from 1.5V to 0.5V. Vedic multiplier has now proven its supremacy on traditional multiplier in terms of performance, speed or delay. There is no research work is going on in energy efficient Vedic multiplier design. Dynamic voltage scaling technique is the mostly used power management technique. In order to fill this research gap, we are using voltage scaling in energy efficient Vedic multiplier design. We are taking 1.5V and 1.2V for overvolting and 1.0V and 0.5V for Undervolting. There are different 10 standard available on Virtex-6 FPGA. In our project, we are taking these 12 different 10 standards: HSTL_II, HSTL_II_18, HSTL_II DCI (HIID), HSTL_II DCI_18 (HIID18), HSTL_I, HSTL_I_12, HSTL_I_18, HSTL_I_DCI (HID), HSTL_I_DCI_18(HID18), LVCMOS12, LVCMOS18 and LVCMOS25.
引用
收藏
页码:1529 / 1533
页数:5
相关论文
共 50 条
  • [21] Design of FFT processor using low power Vedic multiplier for wireless communication
    Padma, C.
    Jagadamba, P.
    Reddy, P. Ramana
    COMPUTERS & ELECTRICAL ENGINEERING, 2021, 92 (92)
  • [22] Dual signal configuration for low power low voltage high performance pipeline multiplier
    Wu, A
    Ng, CK
    ISCAS '98 - PROCEEDINGS OF THE 1998 INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-6, 1998, : A181 - A184
  • [23] Stub Series Terminal Logic-Based Low-Power Thermal-Aware Vedic Multiplier Design on 40-nm FPGA
    Aggarwal, Arushi
    Pandey, Bishwajeet
    Dabbas, Sweety
    Agarwal, Achal
    Saurabh, Siddharth
    SYSTEM AND ARCHITECTURE, CSI 2015, 2018, 732 : 107 - 113
  • [24] Design of High Speed Vedic Multiplier using Multiplexer based Adder
    Antony, Saji. M.
    Prasanthi, S. Sri Ranjani
    Indu, S.
    Pandey, Rajeshwari
    2015 INTERNATIONAL CONFERENCE ON CONTROL COMMUNICATION & COMPUTING INDIA (ICCC), 2015, : 448 - 453
  • [25] Low Power Multiplier Using Dynamic Voltage And Frequency Scaling (DVFS)
    Garg, Deepak
    Sharma, Rajender
    2014 INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING, COMMUNICATIONS AND INFORMATICS (ICACCI), 2014, : 560 - 564
  • [26] Implementation of High Speed Matrix Multiplier using Vedic Mathematics on FPGA
    Mogre, S. V.
    Bhalke, D. G.
    1ST INTERNATIONAL CONFERENCE ON COMPUTING COMMUNICATION CONTROL AND AUTOMATION ICCUBEA 2015, 2015, : 959 - 963
  • [27] Design of a high speed Vedic multiplier and square architecture based on Yavadunam Sutra
    A Deepa
    C N Marimuthu
    Sādhanā, 2019, 44
  • [28] Design of a high speed Vedic multiplier and square architecture based on Yavadunam Sutra
    Deepa, A.
    Marimuthu, C. N.
    SADHANA-ACADEMY PROCEEDINGS IN ENGINEERING SCIENCES, 2019, 44 (09):
  • [29] Low Power Vedic Multiplier Using Energy Recovery Logic
    Sangani, Hardik
    Modi, Tanay M.
    Bhaaskaran, V. S. Kanchana
    2014 INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING, COMMUNICATIONS AND INFORMATICS (ICACCI), 2014, : 640 - 644
  • [30] Multiplier design based on ancient Indian Vedic Mathematics
    Tiwari, Honey Durga
    Gankhuyag, Ganzorig
    Kim, Chan Mo
    Cho, Yong Beom
    ISOCC: 2008 INTERNATIONAL SOC DESIGN CONFERENCE, VOLS 1-3, 2008, : 504 - 507