Fine-Grain SEU Mitigation for FPGAs Using Partial TMR

被引:0
|
作者
Pratt, Brian [1 ]
Caffrey, Michael [2 ]
Carroll, James F. [1 ]
Graham, Paul [2 ]
Morgan, Keith [2 ]
Wirthlin, Michael [1 ]
机构
[1] Brigham Young Univ, Dept Elect & Comp Engn, Provo, UT 84604 USA
[2] Los Alamos Natl Laby, Los Alamos, NM 87544 USA
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The mitigation of single-event upsets (SEUs) in field-programmable gate arrays (FPGAs) is an increasingly important subject as FPGAs are used in radiation environments such as space. Triple modular redundancy (TMR) is the most frequently used SEU mitigation technique but is very expensive in terms of area and power costs. These costs can be reduced by sacrificing some reliability and applying TMR to only part of the FPGA design. Our Partial TMR method focuses on the most critical sections of the design and increases reliability by applying TMR to continuous sections of the circuit. We introduce an automated software tool that uses the Partial TMR method to apply TMR incrementally until the specified percentage of resources are utilized. Thus the tool gives the maximum reliability gain for the specified area cost. The amount of mitigation applied can be chosen at a very fine level, giving the designer maximum flexibility when producing the final mitigated design.
引用
下载
收藏
页码:532 / +
页数:2
相关论文
共 50 条
  • [1] Fine-Grain SEU Mitigation for FPGAs Using Partial TMR
    Pratt, Brian
    Caffrey, Michael
    Carroll, James F.
    Graham, Paul
    Morgan, Keith
    Wirthlin, Michael
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2008, 55 (04) : 2274 - 2280
  • [2] Reducing Critical Configuration Bits via Partial TMR for SEU Mitigation in FPGAs
    She, Xiaoxuan
    Li, N.
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2017, 64 (10) : 2626 - 2632
  • [3] TMR and partial dynamic reconfiguration to mitigate SEU faults in FPGAs
    Bolchini, Cristiana
    Miele, Antonio
    Santambrogio, Marco D.
    DFT 2007: 22ND IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT-TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 2007, : 87 - 95
  • [4] Light-Weight Fine-Grain Dynamic Partial Reconfiguration on Xilinx FPGAs
    Ueda, Kunihiro
    Dohi, Keisuke
    Shibata, Yuichiro
    COMPLEX, INTELLIGENT, AND SOFTWARE INTENSIVE SYSTEMS, 2019, 772 : 518 - 526
  • [5] Fine-grain thermal profiling and sensor insertion for FPGAs
    Mondal, Somsubhra
    Mukherjee, Rajarshi
    Memik, Seda Ogrenci
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 4387 - +
  • [6] SEU mitigation for reconfigurable FPGAs
    Czajkowski, David R.
    Samudrala, Praveen K.
    Pagey, Manish P.
    2006 IEEE AEROSPACE CONFERENCE, VOLS 1-9, 2006, : 2448 - +
  • [7] State Recovery for Coarse-Grain TMR Designs in FPGAs Using Partial Reconfiguration
    Schuetz, Markus
    Steininger, Andreas
    Huemer, Florian
    Lechner, Jakob
    2018 IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI AND NANOTECHNOLOGY SYSTEMS (DFT), 2018,
  • [8] Evaluating Large Grain TMR and Selective Partial Reconfiguration for Soft Error Mitigation in SRAM-based FPGAs
    Azambuja, Jose Rodrigo
    Sousa, Fernando
    Rosa, Lucas
    Kastensmidt, Fernanda Lima
    2009 15TH IEEE INTERNATIONAL ON-LINE TESTING SYMPOSIUM, 2009, : 101 - 106
  • [9] SEU Mitigation for SRAM-Based FPGAs through Dynamic Partial Reconfiguration
    Bolchini, Cristiana
    Quarta, Davide
    Santambrogio, Marco D.
    GLSVLSI'07: PROCEEDINGS OF THE 2007 ACM GREAT LAKES SYMPOSIUM ON VLSI, 2007, : 55 - 60
  • [10] Partial TMR in FPGAs using Approximate Logic Circuits
    Sanchez-Clemente, A.
    Entrena, L.
    Garcia-Valderas, M.
    2015 15TH EUROPEAN CONFERENCE ON RADIATION AND ITS EFFECTS ON COMPONENTS AND SYSTEMS (RADECS), 2015,