Fine-Grain SEU Mitigation for FPGAs Using Partial TMR

被引:0
|
作者
Pratt, Brian [1 ]
Caffrey, Michael [2 ]
Carroll, James F. [1 ]
Graham, Paul [2 ]
Morgan, Keith [2 ]
Wirthlin, Michael [1 ]
机构
[1] Brigham Young Univ, Dept Elect & Comp Engn, Provo, UT 84604 USA
[2] Los Alamos Natl Laby, Los Alamos, NM 87544 USA
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The mitigation of single-event upsets (SEUs) in field-programmable gate arrays (FPGAs) is an increasingly important subject as FPGAs are used in radiation environments such as space. Triple modular redundancy (TMR) is the most frequently used SEU mitigation technique but is very expensive in terms of area and power costs. These costs can be reduced by sacrificing some reliability and applying TMR to only part of the FPGA design. Our Partial TMR method focuses on the most critical sections of the design and increases reliability by applying TMR to continuous sections of the circuit. We introduce an automated software tool that uses the Partial TMR method to apply TMR incrementally until the specified percentage of resources are utilized. Thus the tool gives the maximum reliability gain for the specified area cost. The amount of mitigation applied can be chosen at a very fine level, giving the designer maximum flexibility when producing the final mitigated design.
引用
下载
收藏
页码:532 / +
页数:2
相关论文
共 50 条
  • [31] FINE-GRAIN DEVELOPMENT OF RADIOGRAPHS
    RENNINGER, M
    ZEITSCHRIFT FUR KRISTALLOGRAPHIE, 1981, 154 (3-4): : 320 - 321
  • [32] DISTRIBUTION OF GRAIN MISORIENTATIONS IN FINE-GRAIN NICHROME
    GERTSMAN, VY
    DANILENKO, VN
    VALIYEV, RZ
    FIZIKA METALLOV I METALLOVEDENIE, 1989, 68 (02): : 348 - 352
  • [33] Exploiting fine-grain parallelism of IDEA using Xilinx FPGA
    Pan, ZX
    Venkateswaran, S
    Gurumani, ST
    Wells, BE
    PARALLEL AND DISTRIBUTED COMPUTING SYSTEMS, PROCEEDINGS, 2003, : 377 - 382
  • [34] Execution of radix sort of program using fine-grain communication
    Kodama, Y
    Sakane, H
    Hanpei, K
    Sato, M
    Sakai, S
    Yamaguchi, Y
    1997 INTERNATIONAL CONFERENCE ON PARALLEL ARCHITECTURES AND COMPILATION TECHNIQUES, PROCEEDINGS, 1997, : 136 - 145
  • [35] Fine-Grain Prediction of Strawberry Freshness using Subsurface Scattering
    Klotz, Jeremy
    Rengarajan, Vijay
    Sankaranarayanan, Aswin C.
    2021 IEEE/CVF INTERNATIONAL CONFERENCE ON COMPUTER VISION WORKSHOPS (ICCVW 2021), 2021, : 2328 - 2336
  • [36] A Hierarchical Scrubbing Technique for SEU Mitigation on SRAM-Based FPGAs
    He, Guanghui
    Zheng, Sijie
    Jing, Naifeng
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2020, 28 (10) : 2134 - 2145
  • [37] Fine-Grain Annotation of Cricket Videos
    Sharma, Rahul Anand
    Sankar, Pramod K.
    Jawahar, C. V.
    PROCEEDINGS 3RD IAPR ASIAN CONFERENCE ON PATTERN RECOGNITION ACPR 2015, 2015, : 421 - 425
  • [38] FINE-GRAIN FLASH CHAMBER CALORIMETER
    TAYLOR, FE
    OHSUGI, T
    WALKER, JK
    BUCHHOLZ, D
    MILLER, D
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 1978, 25 (01) : 312 - 320
  • [39] Low complexity SEU mitigation technique for SRAM-based FPGAs
    姜润祯
    王永庆
    冯志强
    于秀丽
    Journal of Beijing Institute of Technology, 2016, 25 (03) : 403 - 412
  • [40] Smart-Redundancy: an Alternative SEU/SET Mitigation Method for FPGAs
    Alacchi, Aurelien
    Giacomin, Edouard
    Tang, Xifan
    Gaillardon, Pierre-Emmanuel
    2021 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2021,