Fine-Grain SEU Mitigation for FPGAs Using Partial TMR

被引:0
|
作者
Pratt, Brian [1 ]
Caffrey, Michael [2 ]
Carroll, James F. [1 ]
Graham, Paul [2 ]
Morgan, Keith [2 ]
Wirthlin, Michael [1 ]
机构
[1] Brigham Young Univ, Dept Elect & Comp Engn, Provo, UT 84604 USA
[2] Los Alamos Natl Laby, Los Alamos, NM 87544 USA
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The mitigation of single-event upsets (SEUs) in field-programmable gate arrays (FPGAs) is an increasingly important subject as FPGAs are used in radiation environments such as space. Triple modular redundancy (TMR) is the most frequently used SEU mitigation technique but is very expensive in terms of area and power costs. These costs can be reduced by sacrificing some reliability and applying TMR to only part of the FPGA design. Our Partial TMR method focuses on the most critical sections of the design and increases reliability by applying TMR to continuous sections of the circuit. We introduce an automated software tool that uses the Partial TMR method to apply TMR incrementally until the specified percentage of resources are utilized. Thus the tool gives the maximum reliability gain for the specified area cost. The amount of mitigation applied can be chosen at a very fine level, giving the designer maximum flexibility when producing the final mitigated design.
引用
下载
收藏
页码:532 / +
页数:2
相关论文
共 50 条
  • [21] A TMR scheme for SEU mitigation in scan flip-flops
    Oliveira, Roystein
    Jagirdar, Aditya
    Chakraborty, Tapan J.
    ISQED 2007: PROCEEDINGS OF THE EIGHTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2007, : 905 - +
  • [22] Improving the Effectiveness of TMR Designs on FPGAs with SEU-Aware Incremental Placement
    Cannon, Matthew
    Keller, Andrew
    Wirthlin, Michael
    PROCEEDINGS 26TH IEEE ANNUAL INTERNATIONAL SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES (FCCM 2018), 2018, : 141 - 148
  • [23] STEADY-STATE CREEP OF FINE-GRAIN GRANITE AT PARTIAL MELTING
    AUER, F
    BERCKHEMER, H
    OEHLSCHLEGEL, G
    JOURNAL OF GEOPHYSICS-ZEITSCHRIFT FUR GEOPHYSIK, 1981, 49 (02): : 89 - 92
  • [24] MORPHOLOGY OF FINE-GRAIN GOLD
    TSINTSOV, ZL
    PETROV, LL
    DOKLADI NA BOLGARSKATA AKADEMIYA NA NAUKITE, 1992, 45 (12): : 85 - 87
  • [25] SEU mitigation for half-latches in Xilinx Virtex FPGAs
    Graham, P
    Caffrey, M
    Johnson, DE
    Rollins, N
    Wirthlin, M
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2003, 50 (06) : 2139 - 2146
  • [26] SINTERING OF FINE-GRAIN ZIRCONIA
    BEHAN, AS
    NAUMANN, AW
    ABSTRACTS OF PAPERS OF THE AMERICAN CHEMICAL SOCIETY, 1972, 164 (AUG-S): : 1 - &
  • [27] Automatic Fine-Grain Locking using Shape Properties
    Golan-Gueta, Guy
    Bronson, Nathan
    Aiken, Alex
    Ramalingam, G.
    Sagiv, Mooly
    Yahav, Eran
    ACM SIGPLAN NOTICES, 2011, 46 (10) : 225 - 241
  • [28] Automatic Fine-Grain Locking using Shape Properties
    Golan-Gueta, Guy
    Bronson, Nathan
    Aiken, Alex
    Ramalingam, G.
    Sagiv, Mooly
    Yahav, Eran
    OOPSLA 11: PROCEEDINGS OF THE 2011 ACM INTERNATIONAL CONFERENCE ON OBJECT ORIENTED PROGRAMMING SYSTEMS LANGUAGES AND APPLICATIONS, 2011, : 225 - 241
  • [29] ADVENTURES IN FINE-GRAIN ASTROPHOTOGRAPHY
    EVERHART, E
    SKY AND TELESCOPE, 1981, 61 (02): : 100 - 103
  • [30] Architectures for fine-grain parallelism
    不详
    EXPLOITATION OF FINE-GRAIN PARALLELISM, 1995, 942 : 8 - 17