Fine-Grain SEU Mitigation for FPGAs Using Partial TMR

被引:0
|
作者
Pratt, Brian [1 ]
Caffrey, Michael [2 ]
Carroll, James F. [1 ]
Graham, Paul [2 ]
Morgan, Keith [2 ]
Wirthlin, Michael [1 ]
机构
[1] Brigham Young Univ, Dept Elect & Comp Engn, Provo, UT 84604 USA
[2] Los Alamos Natl Laby, Los Alamos, NM 87544 USA
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The mitigation of single-event upsets (SEUs) in field-programmable gate arrays (FPGAs) is an increasingly important subject as FPGAs are used in radiation environments such as space. Triple modular redundancy (TMR) is the most frequently used SEU mitigation technique but is very expensive in terms of area and power costs. These costs can be reduced by sacrificing some reliability and applying TMR to only part of the FPGA design. Our Partial TMR method focuses on the most critical sections of the design and increases reliability by applying TMR to continuous sections of the circuit. We introduce an automated software tool that uses the Partial TMR method to apply TMR incrementally until the specified percentage of resources are utilized. Thus the tool gives the maximum reliability gain for the specified area cost. The amount of mitigation applied can be chosen at a very fine level, giving the designer maximum flexibility when producing the final mitigated design.
引用
下载
收藏
页码:532 / +
页数:2
相关论文
共 50 条
  • [41] Tuning dynamic web applications using fine-grain analysis
    Guitart, J
    Carrera, D
    Torres, J
    Ayguadé, E
    Labarta, J
    13TH EUROMICRO CONFERENCE ON PARALLEL, DISTRIBUTED AND NETWORK-BASED PROCESSING, PROCEEDINGS, 2005, : 84 - 91
  • [42] FABRICATION OF FINE-GRAIN PIEZOELECTRIC CERAMICS USING REACTIVE CALCINATION
    KIM, S
    LEE, GS
    SHROUT, TR
    VENKATARAMANI, S
    JOURNAL OF MATERIALS SCIENCE, 1991, 26 (16) : 4411 - 4415
  • [43] A Rapid Scrubbing Technique for SEU Mitigation on SRAM-based FPGAs
    Zheng, Sijie
    You, Hongjun
    He, Guanghui
    Wang, Qin
    Si, Tao
    Jiang, Jianfei
    Jin, Jing
    Jing, Naifeng
    2019 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2019,
  • [44] Low complexity SEU mitigation technique for SRAM-based FPGAs
    School of Information and Electronics, Beijing Institute of Technology, Beijing
    100081, China
    不详
    100076, China
    J Beijing Inst Technol Engl Ed, 1600, 3 (403-412):
  • [45] Generating Fine-Grain Multithreaded Applications Using a Multigrain Approach
    Arteaga, Jaime
    Zuckerman, Stephane
    Gao, Guang R.
    ACM TRANSACTIONS ON ARCHITECTURE AND CODE OPTIMIZATION, 2017, 14 (04)
  • [46] Modeling, Evaluation and Mitigation of SEU Error in Three-Dimensional FPGAs
    Osgooi, Mona Nassehi
    Jahanian, Ali
    Zarandi, Hamid. R.
    2012 16TH CSI INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE AND DIGITAL SYSTEMS (CADS), 2012, : 31 - 36
  • [47] Elastoplastic deformation of fine-grain media
    Myuller O.D.
    Melekhov V.I.
    Malygin V.I.
    Russian Engineering Research, 2015, 35 (12) : 911 - 918
  • [48] A fine-grain multithreading superscalar architecture
    Loikkanen, M
    Bagherzadeh, N
    PROCEEDINGS OF THE 1996 CONFERENCE ON PARALLEL ARCHITECTURES AND COMPILATION TECHNIQUES (PACT '96), 1996, : 163 - 168
  • [49] Telecom fabrics go fine-grain
    Franco, Michael
    IEE Communications Engineer, 2004, 2 (04): : 16 - 19
  • [50] A FINE-GRAIN GAS IONIZATION CALORIMETER
    DENISOV, S
    DUSHKIN, A
    FEDJAKIN, N
    GILITSKY, Y
    KOCHETKOV, V
    KOTOV, I
    MIKHAILOV, Y
    ONUCHIN, V
    SHEIN, I
    SHESTERMANOV, K
    SOLDATOV, A
    SPIRIDONOV, A
    STRUZDUMOV, D
    SYTNIK, V
    NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH SECTION A-ACCELERATORS SPECTROMETERS DETECTORS AND ASSOCIATED EQUIPMENT, 1993, 335 (1-2): : 106 - 112