A non-sequential phase detector for PLL-based high-speed data/clock recovery

被引:0
|
作者
Tang, YH [1 ]
Geiger, RL [1 ]
机构
[1] Iowa State Univ, Dept Elect & Comp Engn, Ames, IA 50011 USA
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The Phase-Locked Loop (PLL) is a widely used block in data and clock recovery circuits. Phase detectors form a crucial part of the PLL. The requirements for phase detectors used in random data recovery are more stringent than the one used for clock recovery, especially at highspeed. This paper presents a new Phase Detector (PD) that can be used for high-speed random data/clock recovery. In contrast to most existing structures which are speed-limited by sequential logic circuits. It exploits the leading and lagging signals from the VCO which greatly simplifies the PD structure. Using the HSPICE simulator and HP 0.35u standard CMOS process models, simulation results show that the PD can operate at 2GHz over the 0 degreesC to 100 degreesC temperature range and over fast and slow process corners.
引用
收藏
页码:428 / 431
页数:4
相关论文
共 50 条
  • [31] Jitter analysis of a PLL-based CDR with a bang-bang phase detector
    Ramezani, M
    Andre, C
    Salama, T
    2002 45TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL III, CONFERENCE PROCEEDINGS, 2002, : 393 - 396
  • [32] High-speed broadband polarization-independent optical clock recovery in a silicon detector
    Ahmadi, Amir Ali
    Salem, R.
    Murphy, T. E.
    2006 OPTICAL FIBER COMMUNICATION CONFERENCE/NATIONAL FIBER OPTIC ENGINEERS CONFERENCE, VOLS 1-6, 2006, : 1131 - 1133
  • [33] A false-lock-free clock/data recovery PLL for NRZ data using adaptive phase frequency detector
    Idei, G
    Kunieda, H
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 2003, 50 (11): : 896 - 900
  • [34] A novel low-power high-speed programmable dual modulus divider for PLL-based frequency synthesizer
    Sulaiman, MS
    Khan, N
    2002 IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS, PROCEEDINGS, 2002, : 77 - 81
  • [35] A PLL-Based Novel Commutation Correction Strategy for a High-Speed Brushless DC Motor Sensorless Drive System
    Gu, Cong
    Wang, Xiaolin
    Shi, Xiaoqing
    Deng, Zhiquan
    IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2018, 65 (05) : 3752 - 3762
  • [36] The Design Techniques for High-Speed PAM4 Clock and Data Recovery
    Liao, Qiwen
    Qi, Nan
    Zhang, Zhao
    Liu, Liyuan
    Liu, Jian
    Wu, Nanjian
    Xiao, Xi
    Chiang, Patrick Yin
    PROCEEDINGS OF 2018 IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUITS, TECHNOLOGIES AND APPLICATIONS (ICTA 2018), 2018, : 142 - 143
  • [37] A novel half-rate architecture for high-speed clock and data recovery
    He, QR
    Feng, MT
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2004, : 351 - 354
  • [38] Phase/frequency detectors for high-speed PLL applications
    Jeon, SO
    Cheung, TS
    Choi, WY
    ELECTRONICS LETTERS, 1998, 34 (22) : 2120 - 2121
  • [39] Phase detector for data-clock recovery circuit
    Hati, A
    Ghosh, M
    Sarkar, BC
    ELECTRONICS LETTERS, 2002, 38 (04) : 161 - 163
  • [40] High-speed clock recovery with phase-locked loop based on LiNbO3 modulators
    Zhu, GH
    Wang, Q
    Chen, HM
    Dutta, NK
    OPTICAL ENGINEERING, 2004, 43 (05) : 1056 - 1059