共 50 条
- [31] Jitter analysis of a PLL-based CDR with a bang-bang phase detector 2002 45TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL III, CONFERENCE PROCEEDINGS, 2002, : 393 - 396
- [32] High-speed broadband polarization-independent optical clock recovery in a silicon detector 2006 OPTICAL FIBER COMMUNICATION CONFERENCE/NATIONAL FIBER OPTIC ENGINEERS CONFERENCE, VOLS 1-6, 2006, : 1131 - 1133
- [33] A false-lock-free clock/data recovery PLL for NRZ data using adaptive phase frequency detector IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 2003, 50 (11): : 896 - 900
- [34] A novel low-power high-speed programmable dual modulus divider for PLL-based frequency synthesizer 2002 IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS, PROCEEDINGS, 2002, : 77 - 81
- [36] The Design Techniques for High-Speed PAM4 Clock and Data Recovery PROCEEDINGS OF 2018 IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUITS, TECHNOLOGIES AND APPLICATIONS (ICTA 2018), 2018, : 142 - 143
- [37] A novel half-rate architecture for high-speed clock and data recovery IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2004, : 351 - 354