A non-sequential phase detector for PLL-based high-speed data/clock recovery

被引:0
|
作者
Tang, YH [1 ]
Geiger, RL [1 ]
机构
[1] Iowa State Univ, Dept Elect & Comp Engn, Ames, IA 50011 USA
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The Phase-Locked Loop (PLL) is a widely used block in data and clock recovery circuits. Phase detectors form a crucial part of the PLL. The requirements for phase detectors used in random data recovery are more stringent than the one used for clock recovery, especially at highspeed. This paper presents a new Phase Detector (PD) that can be used for high-speed random data/clock recovery. In contrast to most existing structures which are speed-limited by sequential logic circuits. It exploits the leading and lagging signals from the VCO which greatly simplifies the PD structure. Using the HSPICE simulator and HP 0.35u standard CMOS process models, simulation results show that the PD can operate at 2GHz over the 0 degreesC to 100 degreesC temperature range and over fast and slow process corners.
引用
收藏
页码:428 / 431
页数:4
相关论文
共 50 条
  • [41] A PLL-BASED 2.5-GB/S GAAS CLOCK AND DATA REGENERATOR-IC
    RANSIJN, H
    OCONNOR, P
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1991, 26 (10) : 1345 - 1353
  • [42] A State Recovery Design against Single-Event Transient in High-speed Phase Interpolation Clock and Data Recovery Circuit
    Tan, Jiawei
    Guo, Yang
    Chen, Jianjun
    Yuan, Hengzhou
    Chen, Xi
    2017 IEEE 12TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2017, : 339 - 342
  • [43] A Software Defined High-Speed CameraLink Image Data Transmission System Based on Pixel Clock Recovery
    Qin, Jiangyi
    Wang, Kai
    Li, Xianbin
    Jiang, Yong
    Zuo, Yuan
    AUTOMATIC CONTROL AND COMPUTER SCIENCES, 2022, 56 (05) : 403 - 410
  • [44] A Software Defined High-Speed CameraLink Image Data Transmission System Based on Pixel Clock Recovery
    Kai Jiangyi Qin
    Xianbin Wang
    Yong Li
    Yuan Jiang
    Automatic Control and Computer Sciences, 2022, 56 : 403 - 410
  • [45] A high-speed photonic clock and carrier recovery device
    Yao, XS
    Lutes, G
    IEEE PHOTONICS TECHNOLOGY LETTERS, 1996, 8 (05) : 688 - 690
  • [46] Clock recovery in high-speed multilevel serial links
    Musa, FA
    Carusone, AC
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL V: BIO-MEDICAL CIRCUITS & SYSTEMS, VLSI SYSTEMS & APPLICATIONS, NEURAL NETWORKS & SYSTEMS, 2003, : 449 - 452
  • [47] 20 Gb/s referenceless quarter-rate PLL-based clock data recovery circuit in 130 nm CMOS technology
    Assaad, M.
    Cumming, D. R. S.
    MIXDES 2008: PROCEEDINGS OF THE 15TH INTERNATIONAL CONFERENCE ON MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2008, : 147 - 150
  • [48] Research on the high-speed Data Acquisition System Based on Clock Distribution
    Yao, Guozhong
    Ai, Lisi
    Shen, Lizhong
    Wang, Guiyong
    RESEARCH IN MATERIALS AND MANUFACTURING TECHNOLOGIES, PTS 1-3, 2014, 835-836 : 1039 - 1046
  • [49] Investigation on all-optical clock recovery from high-speed NRZ data
    Wu, Tong
    Qiu, Kun
    Dianzi Keji Daxue Xuebao/Journal of the University of Electronic Science and Technology of China, 2004, 33 (06):
  • [50] A novel phase detector for pam-4 clock recovery in high speed serial links
    Lim, KL
    Zilic, Z
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2004, : 151 - 152