A non-sequential phase detector for PLL-based high-speed data/clock recovery

被引:0
|
作者
Tang, YH [1 ]
Geiger, RL [1 ]
机构
[1] Iowa State Univ, Dept Elect & Comp Engn, Ames, IA 50011 USA
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The Phase-Locked Loop (PLL) is a widely used block in data and clock recovery circuits. Phase detectors form a crucial part of the PLL. The requirements for phase detectors used in random data recovery are more stringent than the one used for clock recovery, especially at highspeed. This paper presents a new Phase Detector (PD) that can be used for high-speed random data/clock recovery. In contrast to most existing structures which are speed-limited by sequential logic circuits. It exploits the leading and lagging signals from the VCO which greatly simplifies the PD structure. Using the HSPICE simulator and HP 0.35u standard CMOS process models, simulation results show that the PD can operate at 2GHz over the 0 degreesC to 100 degreesC temperature range and over fast and slow process corners.
引用
收藏
页码:428 / 431
页数:4
相关论文
共 50 条
  • [21] Challenges in the design of high-speed clock and data recovery circuits
    Razavi, B
    IEEE COMMUNICATIONS MAGAZINE, 2002, 40 (08) : 94 - 101
  • [22] A Digital PLL-Based Phase Modulator With Non-Uniform Clock Compensation and Non-linearity Predistortion
    Gao, Zhong
    Fritz, Martin
    Spalink, Gerd
    Staszewski, Robert Bogdan
    Babaie, Masoud
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2023, 58 (09) : 2526 - 2542
  • [23] PLL-based high-speed demodulation of FM signals for real-time AFM applications
    Schlecker, Benedikt
    Ortmanns, Maurits
    Anders, Jens
    Fantner, Georg
    2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 197 - 200
  • [24] Non-sequential linear CMOS phase detector for CDR applications
    Yeo, KS
    Cabuk, A
    Wu, R
    Do, MA
    Ma, JG
    Yu, XP
    Yan, GQ
    IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 2005, 152 (06): : 667 - 672
  • [25] Analysis of PLL clock jitter in high-speed serial links
    Hanumolu, PK
    Casper, B
    Mooney, R
    Wei, GY
    Moon, UK
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2003, 50 (11) : 879 - 886
  • [26] A comprehensive Bang-Bang Phase Detector model for high speed clock and data recovery systems
    Mehrmanesh, S
    Masoumi, N
    17TH ICM 2005: 2005 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, PROCEEDINGS, 2005, : 86 - 89
  • [27] A clock and data recovery PLL for variable bit rate NRZ data using adaptive phase frequency detector
    Idei, GJ
    Kunieda, H
    IEICE TRANSACTIONS ON ELECTRONICS, 2004, E87C (06): : 956 - 963
  • [28] Divide-by-8 Phase Detector MMIC for PLL-Based Carrier Recovery in E-Band Communication
    Messinger, T.
    Mueller, D.
    Antes, J.
    Wagner, S.
    Tessmann, A.
    Kallfass, I.
    2015 GERMAN MICROWAVE CONFERENCE, 2015, : 237 - 240
  • [29] A High-Speed Frequency Acquisition PLL Using Phase Frequency Detector with Variable Gain
    Yau, Jerry
    Tu, Steve Hung-Lung
    53RD IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 101 - 104
  • [30] A 1/4 rate linear phase detector for PLL-based CDR circuits
    Saffari, Mohsen
    Atarodi, Mojtaba
    Tajalli, Armin
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 3281 - +