Analysis of PLL clock jitter in high-speed serial links

被引:30
|
作者
Hanumolu, PK [1 ]
Casper, B
Mooney, R
Wei, GY
Moon, UK
机构
[1] Oregon State Univ, Dept Elect & Comp Engn, Corvallis, OR 97331 USA
[2] Intel Labs, Hillsboro, OR 97124 USA
[3] Harvard Univ, Dept Elect Engn, Cambridge, MA 02138 USA
关键词
D O I
10.1109/TCSII.2003.819121
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We analyze the effects of transmitter and receiver phased-locked loop (PLL) phase noise, which translates to time-domain clock/data jitter, on the performance of high-speed transceivers. Analytical expressions are derived to incorporate both transmitter and receiver clock jitter into serial link operation. A method to calculate the worst-case noise margin degradation due to clock jitter is discussed in order to obviate impractical time-domain simulations. This analysis relies on the assumption that the channel is linear and time-invariant and, hence, can be characterized by an impulse response. A simple extension to equalized serial links is also presented. The analysis is verified through behavioral simulations using a realistic/measured channel model.
引用
收藏
页码:879 / 886
页数:8
相关论文
共 50 条
  • [1] Jitter measurements of high-speed serial links
    Kossel, MA
    Schmatz, ML
    [J]. IEEE DESIGN & TEST OF COMPUTERS, 2004, 21 (06): : 536 - 543
  • [2] Jitter in high-speed serial and parallel links
    Hanumolu, PK
    Casper, B
    Mooney, R
    Wei, GY
    Moon, UK
    [J]. 2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 4, PROCEEDINGS, 2004, : 425 - 428
  • [3] Clock recovery in high-speed multilevel serial links
    Musa, FA
    Carusone, AC
    [J]. PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL V: BIO-MEDICAL CIRCUITS & SYSTEMS, VLSI SYSTEMS & APPLICATIONS, NEURAL NETWORKS & SYSTEMS, 2003, : 449 - 452
  • [4] Comparison of Jitter Decomposition Methods for BER Analysis of High-Speed Serial Links
    Erb, Stefan
    Pribyl, Wolfgang
    [J]. PROCEEDINGS OF THE 13TH IEEE SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS, 2010, : 370 - 375
  • [5] Influence of Clock Structure on EMI Level and Audio Clock Jitter During High-speed Serial Transmission
    Ikushima, Tsuyoshi
    Niiho, Tsutomu
    Shibata, Osamu
    Kato, Syuji
    Usuki, Naoshi
    [J]. 2013 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS (ICCE), 2013, : 502 - 505
  • [6] Jitter test in production for high speed serial links
    Cai, Y
    [J]. INTERNATIONAL TEST CONFERENCE 2003, PROCEEDINGS, 2003, : 1312 - 1312
  • [7] Accurate Jitter Decomposition in High-Speed Links
    Duan, Yan
    Chen, Degang
    [J]. 2017 IEEE 35TH VLSI TEST SYMPOSIUM (VTS), 2017,
  • [8] Bit error rate estimation for improving jitter testing of high-speed serial links
    Hong, Dongwoo
    Cheng, Kwang-Ting
    [J]. 2006 IEEE INTERNATIONAL TEST CONFERENCE, VOLS 1 AND 2, 2006, : 294 - +
  • [9] Fast Jitter Tolerance Testing for High-Speed Serial Links in Post-Silicon Validation
    Viveros-Wacher, Andres
    Baca-Baylon, Ricardo
    Rangel-Patino, Francisco E.
    Silva-Cortes, Johana L.
    Vega-Ochoa, Edgar A.
    Rayas-Sanchez, Jose E.
    [J]. IEEE TRANSACTIONS ON ELECTROMAGNETIC COMPATIBILITY, 2022, 64 (02) : 516 - 523
  • [10] Cost-effective and Accurate Solution for Jitter Performance Test in High-speed Serial Links
    Lu, Ming
    [J]. CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE 2011 (CSTIC 2011), 2011, 34 (01): : 907 - 912