An Energy-Efficient Processing Element Design for Coarse-Grained Reconfigurable Architecture on FPGA

被引:0
|
作者
Su, Lingzhi [1 ]
Goh, Wang Ling [1 ]
Lan, Jingjing [2 ]
Nambiar, Vishnu P. [2 ]
Anh Tuan Do [2 ]
Bandara, Thilini Kaushalya [3 ]
Mohite, Aditi Kulkarni [3 ]
Wang, Bo [4 ]
机构
[1] Nanyang Technol Univ, Sch Elect & Elect Engn, Singapore 639798, Singapore
[2] ASTAR, Inst Microelect, Singapore 138634, Singapore
[3] Natl Univ Singapore, Dept Comp Sci, Singapore 119077, Singapore
[4] Singapore Univ Technol & Design, Informat Syst Technol & Design, Singapore 487372, Singapore
基金
新加坡国家研究基金会;
关键词
Coarse-grained reconfigurable architecture (CGRA); processing elements; energy-efficient; FPGA implementation;
D O I
10.1109/ICCCAS55266.2022.9825410
中图分类号
学科分类号
摘要
Nowadays, energy-efficient devices with high performance and flexibility are desired in different applications. Therefore, the novel coarse-grained reconfigurable architectures (CGRAs) are introduced to reach a balance between performance, power, and programmability. As the key components of CGRAs, processing elements (PEs) with low power consumption are significant to implement energy-efficient CGRAs. In this paper, we present an energy-efficient PE design for CGRAs targeting wearable and Internet-of-Things (IoT) applications. By applying multiplexer gated inputs to the arithmetic logic unit (ALU) and integrating the controller circuit, the power consumption of the proposed PE design in active modes is reduced by 19.06%. With the clock generator being mapped to Mixed Mode Clock Manager (MMCM) module and SRAM being mapped to the block ram module, the FPGA emulation of the PE block is success on the evaluation board.
引用
收藏
页码:29 / 33
页数:5
相关论文
共 50 条
  • [21] A Space- and Energy-Efficient Code Compression/Decompression Technique for Coarse-Grained Reconfigurable Architectures
    Egger, Bernhard
    Lee, Hochan
    Kang, Duseok
    Moghaddam, Mansureh S.
    Cho, Youngchul
    Lee, Yeonbok
    Kim, Sukjin
    Ha, Soonhoi
    Choi, Kiyoung
    CGO'17: PROCEEDINGS OF THE 2017 INTERNATIONAL SYMPOSIUM ON CODE GENERATION AND OPTIMIZATION, 2017, : 197 - 209
  • [22] A Survey of Coarse-Grained Reconfigurable Architecture and Design: Taxonomy, Challenges, and Applications
    Liu, Leibo
    Zhu, Jianfeng
    Li, Zhaoshi
    Lu, Yanan
    Deng, Yangdong
    Han, Jie
    Yin, Shouyi
    Wei, Shaojun
    ACM COMPUTING SURVEYS, 2020, 52 (06)
  • [23] A fine-grained/coarse-grained heterogeneous reconfigurable DSP architecture based on parallel processing
    Yang, Y
    Mao, ZG
    Lai, FC
    PROCEEDINGS OF THE SECOND INTERNATIONAL SYMPOSIUM ON INSTRUMENTATION SCIENCE AND TECHNOLOGY, VOL 3, 2002, : 558 - 562
  • [24] Register file architecture optimization in a coarse-grained reconfigurable architecture
    Kwok, Z
    Wilton, SJE
    FCCM 2005: 13TH ANNUAL IEEE SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES, PROCEEDINGS, 2005, : 35 - 44
  • [25] Efficient Scheduling Mapping Algorithm for Row Parallel Coarse-Grained Reconfigurable Architecture
    Naijin Chen
    Zhen Wang
    Ruixiang He
    Jianhui Jiang
    Fei Cheng
    Chenghao Han
    TsinghuaScienceandTechnology, 2021, 26 (05) : 724 - 735
  • [26] An Energy-Efficient Coarse-Grained Dynamically Reconfigurable Fabric for Multiple-Standard Video Decoding Applications
    Liu, Leibo
    Deng, Chenchen
    Wang, Dong
    Zhu, Min
    Yin, Shouyi
    Cao, Peng
    Wei, Shaojun
    2013 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2013,
  • [27] Efficient Scheduling Mapping Algorithm for Row Parallel Coarse-Grained Reconfigurable Architecture
    Chen, Naijin
    Wang, Zhen
    He, Ruixiang
    Jiang, Jianhui
    Cheng, Fei
    Han, Chenghao
    TSINGHUA SCIENCE AND TECHNOLOGY, 2021, 26 (05) : 724 - 735
  • [28] POWER-EFFICIENT CONFIGURATION CACHE STRUCTURE FOR COARSE-GRAINED RECONFIGURABLE ARCHITECTURE
    Kim, Yoonjin
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2013, 22 (03)
  • [29] COARSE-GRAINED DYNAMICALLY RECONFIGURABLE ARCHITECTURE WITH FLEXIBLE RELIABILITY
    Alnajjar, Dawood
    Ko, Younghun
    Imagawa, Takashi
    Konoura, Hiroaki
    Hiromoto, Masayuki
    Mitsuyama, Yukio
    Hashimoto, Masanori
    Ochi, Hiroyuki
    Onoye, Takao
    FPL: 2009 INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS, 2009, : 186 - +
  • [30] Reducing Configuration Contexts for Coarse-grained Reconfigurable Architecture
    Yin, Shouyi
    Yin, Chongyong
    Liu, Leibo
    Zhu, Min
    Wang, Yansheng
    Wei, Shaojun
    2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 121 - 124