An Energy-Efficient Processing Element Design for Coarse-Grained Reconfigurable Architecture on FPGA

被引:0
|
作者
Su, Lingzhi [1 ]
Goh, Wang Ling [1 ]
Lan, Jingjing [2 ]
Nambiar, Vishnu P. [2 ]
Anh Tuan Do [2 ]
Bandara, Thilini Kaushalya [3 ]
Mohite, Aditi Kulkarni [3 ]
Wang, Bo [4 ]
机构
[1] Nanyang Technol Univ, Sch Elect & Elect Engn, Singapore 639798, Singapore
[2] ASTAR, Inst Microelect, Singapore 138634, Singapore
[3] Natl Univ Singapore, Dept Comp Sci, Singapore 119077, Singapore
[4] Singapore Univ Technol & Design, Informat Syst Technol & Design, Singapore 487372, Singapore
基金
新加坡国家研究基金会;
关键词
Coarse-grained reconfigurable architecture (CGRA); processing elements; energy-efficient; FPGA implementation;
D O I
10.1109/ICCCAS55266.2022.9825410
中图分类号
学科分类号
摘要
Nowadays, energy-efficient devices with high performance and flexibility are desired in different applications. Therefore, the novel coarse-grained reconfigurable architectures (CGRAs) are introduced to reach a balance between performance, power, and programmability. As the key components of CGRAs, processing elements (PEs) with low power consumption are significant to implement energy-efficient CGRAs. In this paper, we present an energy-efficient PE design for CGRAs targeting wearable and Internet-of-Things (IoT) applications. By applying multiplexer gated inputs to the arithmetic logic unit (ALU) and integrating the controller circuit, the power consumption of the proposed PE design in active modes is reduced by 19.06%. With the clock generator being mapped to Mixed Mode Clock Manager (MMCM) module and SRAM being mapped to the block ram module, the FPGA emulation of the PE block is success on the evaluation board.
引用
收藏
页码:29 / 33
页数:5
相关论文
共 50 条
  • [31] A coarse-grained reconfigurable architecture supporting flexible execution
    Hironaka, T
    Fukuda, T
    Goto, Y
    Tanigawa, K
    Kawasaki, T
    Kojima, A
    SEVENTH INTERNATIONAL CONFERENCE ON HIGH PERFORMANCE COMPUTING AND GRID IN ASIA PACIFIC REGION, PROCEEDINGS, 2004, : 448 - 449
  • [32] A Scalable Scheduling Algorithm for Coarse-Grained Reconfigurable Architecture
    Park, Hae-woo
    Kim, Wonsub
    Yoo, Donghoon
    Ryu, Soojung
    Kim, Jeongwook
    2013 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS (ICCE), 2013, : 542 - 543
  • [33] Architecture enhancements for the ADRES coarse-grained reconfigurable array
    Bouwens, Frank
    Berekovic, Mladen
    De Sutter, Bjorn
    Gaydadjiev, Georgi
    HIGH PERFORMANCE EMBEDDED ARCHITECTURES AND COMPILERS, 2008, 4917 : 66 - +
  • [34] Configuration Context Reduction for Coarse-Grained Reconfigurable Architecture
    Yin, Shouyi
    Yin, Chongyong
    Liu, Leibo
    Zhu, Min
    Wei, Shaojun
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2012, E95D (02): : 335 - 344
  • [35] A Coarse-Grained Reconfigurable Architecture with Compilation for High Performance
    Wan, Lu
    Dong, Chen
    Chen, Deming
    INTERNATIONAL JOURNAL OF RECONFIGURABLE COMPUTING, 2012, 2012
  • [36] A New Array Fabric for Coarse-Grained Reconfigurable Architecture
    Kim, Yoonjin
    Mahapatra, Rabi N.
    11TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN - ARCHITECTURES, METHODS AND TOOLS : DSD 2008, PROCEEDINGS, 2008, : 584 - 591
  • [37] Implementing Flexible Reliability in a Coarse-Grained Reconfigurable Architecture
    Alnajjar, Dawood
    Konoura, Hiroaki
    Ko, Younghun
    Mitsuyama, Yukio
    Hashimoto, Masanori
    Onoye, Takao
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2013, 21 (12) : 2165 - 2178
  • [38] Application-specific coarse-grained reconfigurable array: architecture and design methodology
    Zhou, Li
    Liu, Dongpei
    Zhang, Jianfeng
    Liu, Hengzhu
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2015, 102 (06) : 897 - 910
  • [39] Design of a Fault-Tolerant Coarse-Grained Reconfigurable Architecture: A Case Study
    Jafri, Syed M. A. H.
    Piestrak, Stanislaw J.
    Sentieys, Olivier
    Pillement, Sebastien
    PROCEEDINGS OF THE ELEVENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2010), 2010, : 845 - 852
  • [40] A New Coarse-Grained FPGA Architecture Exploration Environment
    Parvez, Husain
    Marrakchi, Zied
    Farooq, Umer
    Mehrez, Habib
    PROCEEDINGS OF THE 2008 INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY, 2008, : 285 - 288