Novel instructions and their hardware architecture for video signal processing

被引:5
|
作者
Kim, SD [1 ]
Lee, JH [1 ]
Yang, JM [1 ]
Sunwoo, MH [1 ]
Oh, SK [1 ]
机构
[1] Ajou Univ, Sch Elect & Comp Engn, Suwon 443749, South Korea
关键词
D O I
10.1109/ISCAS.2005.1465339
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
H.264/AVC adopts new features compared with previous multimedia algorithms. It is inefficient to implement some of the new blocks using existing DSP instructions. Hence, new instructions are required to implement H.264/AVC. This paper proposes novel instructions for intra-prediction, in-loop deblocking filter, entropy coding and integer transform. Performance comparisons show that the required computation cycles for the in-loop deblocking filter can be reduced about 20 similar to 25%.This paper also proposes new instructions for the integer transform. The proposed instructions can execute one dimension forward/inverse integer transform. The integer transform can be implemented using much smaller hardware size than existing DSPs.
引用
收藏
页码:3323 / 3326
页数:4
相关论文
共 50 条
  • [21] A Reconfigurable Hardware Architecture for Packet Processing
    Duan Tong
    Lan Julong
    Hu Yuxiang
    Liu Shiran
    CHINESE JOURNAL OF ELECTRONICS, 2018, 27 (02) : 428 - 432
  • [22] Hardware Architecture for Advanced Image Processing
    Grabowski, Kamil
    Napieralski, Andrzej
    2010 IEEE NUCLEAR SCIENCE SYMPOSIUM CONFERENCE RECORD (NSS/MIC), 2010, : 3626 - 3633
  • [23] Hardware design of signal processing for a novel audio beam loudspeaker based on DSP
    Liu, Shan-mei
    Yao, Wei
    Meng, Jun
    Xu, Li-mei
    Chen, Min
    2006 1ST IEEE CONFERENCE ON INDUSTRIAL ELECTRONICS AND APPLICATIONS, VOLS 1-3, 2006, : 1111 - +
  • [24] A parallel architecture for video processing
    Altilar, DT
    Paker, Y
    Sahiner, AV
    HIGH-PERFORMANCE COMPUTING AND NETWORKING, 1997, 1225 : 929 - 939
  • [25] A dynamic fitness function applied to improve the generalisation when evolving a signal processing hardware architecture
    Torresen, J
    APPLICATIONS OF EVOLUTIONARY COMPUTING, PROCEEDINGS, 2002, 2279 : 267 - 279
  • [26] An Integrated. PPG and. ECG Signal Processing Hardware Architecture Design of EEMD Processor
    Fang, Wai-Chi
    Chen, I-Wei
    2019 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS (ICCE), 2019,
  • [27] A modular coprocessor architecture for embedded real-time image and video signal processing
    Flatt, Holger
    Hesselbarth, Sebastian
    Fluegel, Sebastian
    Pirsch, Peter
    EMBEDDED COMPUTER SYSTEMS: ARCHITECTURES, MODELING, AND SIMULATION - PROCEEDINGS, 2007, 4599 : 241 - +
  • [28] A NOVEL MODULAR ARCHITECTURE FOR VLSI DIGITAL SIGNAL-PROCESSING CHIP
    SHARRIF, ZAM
    OTHMAN, M
    CA-DSP 89, VOLS 1 AND 2: 1989 INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE AND DIGITAL SIGNAL PROCESSING, 1989, : 547 - 552
  • [29] Design of new DSP instructions and their hardware architecture for the Viterbi decoding algorithm
    Lee, JH
    Lee, JS
    Sunwoo, MH
    Kim, KH
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL V, PROCEEDINGS, 2002, : 561 - 564
  • [30] A hardware acceleration of a real time video processing
    Touil, Lamjed
    Ben Abdelali, Abdessalem
    Abdelatif, Mtibaa
    2012 16TH IEEE MEDITERRANEAN ELECTROTECHNICAL CONFERENCE (MELECON), 2012, : 862 - 865