Novel instructions and their hardware architecture for video signal processing

被引:5
|
作者
Kim, SD [1 ]
Lee, JH [1 ]
Yang, JM [1 ]
Sunwoo, MH [1 ]
Oh, SK [1 ]
机构
[1] Ajou Univ, Sch Elect & Comp Engn, Suwon 443749, South Korea
关键词
D O I
10.1109/ISCAS.2005.1465339
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
H.264/AVC adopts new features compared with previous multimedia algorithms. It is inefficient to implement some of the new blocks using existing DSP instructions. Hence, new instructions are required to implement H.264/AVC. This paper proposes novel instructions for intra-prediction, in-loop deblocking filter, entropy coding and integer transform. Performance comparisons show that the required computation cycles for the in-loop deblocking filter can be reduced about 20 similar to 25%.This paper also proposes new instructions for the integer transform. The proposed instructions can execute one dimension forward/inverse integer transform. The integer transform can be implemented using much smaller hardware size than existing DSPs.
引用
收藏
页码:3323 / 3326
页数:4
相关论文
共 50 条
  • [31] Design of DSP instructions and their hardware architecture for a Reed-Solomon codec
    Lee, JS
    Sunwoo, MH
    Oh, SK
    2002 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS, 2002, : 103 - 108
  • [32] Video Processing Toolbox for FPGA Powered Hardware
    Kasik, Vladimir
    Peterek, Tomas
    SOFTWARE AND COMPUTER APPLICATIONS, 2011, 9 : 242 - 246
  • [33] Hardware Accelerator Implementation on FPGA for Video Processing
    Wong, Kenneth Part Kong
    Yap, VooiVoon
    Teh, Peh Chiong
    2013 IEEE CONFERENCE ON OPEN SYSTEMS (ICOS), 2013, : 47 - 51
  • [34] A Hardware Task Scheduler for Embedded Video Processing
    Al-Kadi, Ghiath
    Terechko, Andrei Sergeevich
    HIGH PERFORMANCE EMBEDDED ARCHITECTURES AND COMPILERS, PROCEEDINGS, 2009, 5409 : 140 - 152
  • [35] A SINGLE-CHIP VIDEO SIGNAL-PROCESSING ARCHITECTURE FOR IMAGE-PROCESSING, CODING, AND COMPUTER VISION
    GOODENOUGH, J
    MEACHAM, RJ
    MORRIS, JD
    SEED, NL
    IVEY, PA
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 1995, 5 (05) : 436 - 445
  • [36] FLEXIBLE HARDWARE ARCHITECTURE FOR MULTIMEDIA COMMUNICATIONS PROCESSING
    MANDALIA, BD
    DAVIS, GT
    LANDA, RE
    VANVOORHIS, D
    ILYAS, M
    FERNANDEZ, EB
    KHOSHGOFTAAR, T
    WORLD PROSPERITY THROUGH COMMUNICATIONS, VOLS 1-3: CONFERENCE RECORD, 1989, : 961 - 965
  • [37] A novel algorithm and hardware architecture for fast video-based shape reconstruction of space debris
    Stefano Di Carlo
    Paolo Prinetto
    Daniele Rolfo
    Nicola Sansonne
    Pascal Trotta
    EURASIP Journal on Advances in Signal Processing, 2014
  • [38] DIGITAL SIGNAL PROCESSING TECHNOLOGIES - VIDEO SIGNAL CODING AND PROCESSING.
    Iijima, Hiroshi
    Japan Annual Reviews in Electronics, Computers & Telecommunications, 1984, 14 : 188 - 200
  • [39] A novel algorithm and hardware architecture for fast video-based shape reconstruction of space debris
    Di Carlo, Stefano
    Prinetto, Paolo
    Rolfo, Daniele
    Sansonne, Nicola
    Trotta, Pascal
    EURASIP JOURNAL ON ADVANCES IN SIGNAL PROCESSING, 2014, : 1 - 19
  • [40] DIGITAL SIGNAL-PROCESSING TECHNOLOGIES - VIDEO SIGNAL CODING AND PROCESSING
    IIJIMA, H
    JAPAN ANNUAL REVIEWS IN ELECTRONICS COMPUTERS & TELECOMMUNICATIONS, 1984, 14 : 188 - 200