Novel instructions and their hardware architecture for video signal processing

被引:5
|
作者
Kim, SD [1 ]
Lee, JH [1 ]
Yang, JM [1 ]
Sunwoo, MH [1 ]
Oh, SK [1 ]
机构
[1] Ajou Univ, Sch Elect & Comp Engn, Suwon 443749, South Korea
关键词
D O I
10.1109/ISCAS.2005.1465339
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
H.264/AVC adopts new features compared with previous multimedia algorithms. It is inefficient to implement some of the new blocks using existing DSP instructions. Hence, new instructions are required to implement H.264/AVC. This paper proposes novel instructions for intra-prediction, in-loop deblocking filter, entropy coding and integer transform. Performance comparisons show that the required computation cycles for the in-loop deblocking filter can be reduced about 20 similar to 25%.This paper also proposes new instructions for the integer transform. The proposed instructions can execute one dimension forward/inverse integer transform. The integer transform can be implemented using much smaller hardware size than existing DSPs.
引用
收藏
页码:3323 / 3326
页数:4
相关论文
共 50 条
  • [41] Hardware architecture to locate multiple objects in video images
    Nicolato, F
    Madrid, MK
    2003 IEEE INTERNATIONAL SYMPOSIUM ON INDUSTRIAL ELECTRONICS, VOLS 1 AND 2, 2003, : 602 - 606
  • [42] IVP: An Intelligent Video Processing Architecture for Video Streaming
    Gao, Chengsi
    Wang, Ying
    Han, Yinhe
    Chen, Weiwei
    Zhang, Lei
    IEEE TRANSACTIONS ON COMPUTERS, 2023, 72 (01) : 264 - 277
  • [43] Cost-Effective and Variable-Channel FastICA Hardware Architecture and Implementation for EEG Signal Processing
    Van, Lan-Da
    Huang, Po-Yen
    Lu, Tsung-Che
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2016, 82 (01): : 91 - 113
  • [44] Fast fuzzy signal and image processing hardware
    Kalaykov, I
    Tolt, G
    2002 ANNUAL MEETING OF THE NORTH AMERICAN FUZZY INFORMATION PROCESSING SOCIETY PROCEEDINGS, 2002, : 7 - 12
  • [45] HARDWARE IMPLEMENTATION OF ADDER FOR PULSE SIGNAL PROCESSING
    Nallathambi, Gabriel
    Rao, Lei
    Principe, Jose
    2017 IEEE GLOBAL CONFERENCE ON SIGNAL AND INFORMATION PROCESSING (GLOBALSIP 2017), 2017, : 1330 - 1334
  • [46] Hardware Implementation of Digital Signal Processing Algorithms
    Ashrafi, Ashkan
    Strollo, Antonio G. M.
    Gustafsson, Oscar
    JOURNAL OF ELECTRICAL AND COMPUTER ENGINEERING, 2013, 2013
  • [47] A Novel Reconfigurable Data-Flow Architecture for Real Time Video Processing
    刘镇弢
    李涛
    韩俊刚
    Journal of Shanghai Jiaotong University(Science), 2013, 18 (03) : 348 - 359
  • [48] The Hardware and Signal Processing Architecture of LabPET™, a Small Animal APD-Based Digital PET Scanner
    Fontaine, Rejean
    Belanger, Francois
    Viscogliosi, Nicolas
    Semmaoui, Hicham
    Tetrault, Marc-Andre
    Michaud, Jean-Baptiste
    Pepin, Catherine
    Cadorette, Jules
    Lecomte, Roger
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2009, 56 (01) : 3 - 9
  • [49] HARDWARE AND SOFTWARE FOR DIGITAL SIGNAL-PROCESSING
    MITRA, SK
    MONDAL, K
    PROCEEDINGS OF THE IEEE, 1987, 75 (09) : 1139 - 1140
  • [50] Cost-Effective and Variable-Channel FastICA Hardware Architecture and Implementation for EEG Signal Processing
    Lan-Da Van
    Po-Yen Huang
    Tsung-Che Lu
    Journal of Signal Processing Systems, 2016, 82 : 91 - 113