An Easily Testable Routing Architecture and Prototype Chip

被引:11
|
作者
Inoue, Kazuki [1 ]
Koga, Masahiro [1 ]
Amagasaki, Motoki [1 ]
Iida, Masahiro [1 ]
Ichida, Yoshinobu [2 ]
Saji, Mitsuro [2 ]
Iida, Jun [2 ]
Sueyoshi, Toshinori [1 ]
机构
[1] Kumamoto Univ, Grad Sch Sci & Technol, Kumamoto 8608555, Japan
[2] ROHM Co Ltd, Kyoto 6158585, Japan
来源
IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS | 2012年 / E95D卷 / 02期
关键词
design for testability; homogeneous architecture; test method; prototype chip;
D O I
10.1587/transinf.E95.D.303
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Generally, a programmable LSI such as an FPGA is difficult to test compared to an ASIC. There are two major reasons for this. The first is that an automatic test pattern generator (ATPG) cannot be used because of the programmability of the FPGA. The other reason is that the FPGA architecture is very complex. In this paper, we propose a new FPGA architecture that will simplify the testing of the device. The base of our architecture is general island-style FPGA architecture, but it consists of a few types of circuit blocks and orderly wire connections. This paper also presents efficient test configurations for our proposed architecture. We evaluated our architecture and test configurations using a prototype chip. As a result, the chip was fully tested using our configurations in a short test time. Moreover, our architecture can provide comparable performance to a conventional FPGA architecture.
引用
收藏
页码:303 / 313
页数:11
相关论文
共 50 条
  • [31] DESIGN OF EASILY TESTABLE BIT-SLICED SYSTEMS
    SRIDHAR, T
    HAYES, JP
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS, 1981, 28 (11): : 1046 - 1058
  • [32] SCHEME FOR DESIGNING CONCURRENT CHECKING AND EASILY TESTABLE PLAS
    TAO, DL
    LALA, PK
    HARTMANN, CRP
    IEE PROCEEDINGS-E COMPUTERS AND DIGITAL TECHNIQUES, 1990, 137 (06): : 442 - 450
  • [33] A synthesisable VHDL model for an easily testable generalised multiplier
    Aziz, SM
    Basheer, CN
    Kamruzzaman, J
    FIRST IEEE INTERNATION WORKSHOP ON ELECTRONIC DESIGN, TEST AND APPLICATIONS, PROCEEDINGS, 2002, : 504 - 506
  • [34] An easily testable and reconfigurable pipeline for symmetric block ciphers
    Lee, Myeong-Hyeon
    Choi, Yoon-Hwa
    FAULT DIAGNOSIS AND TOLERANCE IN CRYPTOGRAPHY, PROCEEDINGS, 2006, 4236 : 121 - 130
  • [35] EASILY TESTABLE DESIGN OF LARGE DIGITAL CIRCUITS.
    Funatsu, Shigehiro
    Wakatsuki, Nobuo
    Yamada, Akihiko
    NEC Research and Development, 1979, (54): : 49 - 55
  • [37] On incorporation of BIST for the synthesis of easily and fully testable controllers
    Mitra, S
    Mohan, CR
    Chaudhuri, PP
    TENTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 1997, : 547 - 562
  • [38] VERY EASILY TESTABLE-DIAGNOSABLE SEQUENTIAL MACHINE
    BHATTACHARYYA, A
    ELECTRONICS LETTERS, 1979, 15 (06) : 190 - 191
  • [39] ElastiNoC: A Self-Testable Distributed VC-based Network-on-Chip Architecture
    Seitanidis, I.
    Psarras, A.
    Kalligeros, E.
    Nicopoulos, C.
    Dimitrakopoulos, G.
    2014 EIGHTH IEEE/ACM INTERNATIONAL SYMPOSIUM ON NETWORKS-ON-CHIP (NOCS), 2014, : 135 - 142
  • [40] Evaluation of low power consumption network on chip routing architecture
    Arulananth, T. S.
    Baskar, M.
    Sankar, Udhaya S. M.
    Thiagarajan, R.
    Dalton, Arul G.
    Rajeshwari, Pasupuleti Raja
    Kumar, Aruru Sai
    Suresh, A.
    MICROPROCESSORS AND MICROSYSTEMS, 2021, 82 (82)