An Easily Testable Routing Architecture and Prototype Chip

被引:11
|
作者
Inoue, Kazuki [1 ]
Koga, Masahiro [1 ]
Amagasaki, Motoki [1 ]
Iida, Masahiro [1 ]
Ichida, Yoshinobu [2 ]
Saji, Mitsuro [2 ]
Iida, Jun [2 ]
Sueyoshi, Toshinori [1 ]
机构
[1] Kumamoto Univ, Grad Sch Sci & Technol, Kumamoto 8608555, Japan
[2] ROHM Co Ltd, Kyoto 6158585, Japan
来源
关键词
design for testability; homogeneous architecture; test method; prototype chip;
D O I
10.1587/transinf.E95.D.303
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Generally, a programmable LSI such as an FPGA is difficult to test compared to an ASIC. There are two major reasons for this. The first is that an automatic test pattern generator (ATPG) cannot be used because of the programmability of the FPGA. The other reason is that the FPGA architecture is very complex. In this paper, we propose a new FPGA architecture that will simplify the testing of the device. The base of our architecture is general island-style FPGA architecture, but it consists of a few types of circuit blocks and orderly wire connections. This paper also presents efficient test configurations for our proposed architecture. We evaluated our architecture and test configurations using a prototype chip. As a result, the chip was fully tested using our configurations in a short test time. Moreover, our architecture can provide comparable performance to a conventional FPGA architecture.
引用
收藏
页码:303 / 313
页数:11
相关论文
共 50 条
  • [11] DESIGN OF EASILY TESTABLE ITERATIVE SYSTEMS
    RUBIO, A
    MICROPROCESSING AND MICROPROGRAMMING, 1987, 20 (1-3): : 141 - 146
  • [12] Easily Adaptable On-Chip Debug Architecture for Multicore Processors
    Xu, Jing-Zhe
    Park, Hyeongbae
    Jung, Seungpyo
    Park, Ju Sung
    ETRI JOURNAL, 2013, 35 (02) : 301 - 310
  • [13] EASILY TESTABLE DESIGN OF LARGE DIGITAL CIRCUITS
    FUNATSU, S
    WAKATSUKI, N
    YAMADA, A
    NEC RESEARCH & DEVELOPMENT, 1979, (54): : 49 - 55
  • [14] THE DESIGN OF EASILY TESTABLE VLSI ARRAY MULTIPLIERS
    SHEN, JP
    FERGUSON, FJ
    IEEE TRANSACTIONS ON COMPUTERS, 1984, 33 (06) : 554 - 560
  • [15] A 1.71-MILLION TRANSISTOR CMOS CPU CHIP WITH A TESTABLE CACHE ARCHITECTURE
    SAITO, Y
    SHIMAZU, Y
    SHIMIZU, T
    SHIRAI, K
    FUJIOKA, I
    NISHIWAKI, Y
    HINATA, J
    SHIMOTSUMA, Y
    SAKAO, M
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1993, 28 (11) : 1071 - 1077
  • [16] Constrained state assignment of easily testable FSMs
    Avedillo, Maria J.
    Quintana, Jose M.
    Huertas, Jose L.
    Journal of Electronic Testing: Theory and Applications (JETTA), 1995, 6 (01): : 133 - 138
  • [17] Easily testable cellular carry lookahead adders
    Gizopoulos, D
    Psarakis, M
    Paschalis, A
    Zorian, Y
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2003, 19 (03): : 285 - 298
  • [18] On synthesis of easily testable (k, K) circuits
    Naidu, SR
    Chandru, V
    IEEE TRANSACTIONS ON COMPUTERS, 2003, 52 (11) : 1490 - 1494
  • [19] EASILY TESTABLE ITERATIVE LOGIC-ARRAYS
    WU, CW
    CAPPELLO, PR
    IEEE TRANSACTIONS ON COMPUTERS, 1990, 39 (05) : 640 - 652
  • [20] CONSTRAINED STATE ASSIGNMENT OF EASILY TESTABLE FSMS
    AVEDILLO, MJ
    QUINTANA, JM
    HUERTAS, JL
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 1995, 6 (01): : 133 - 138