An Easily Testable Routing Architecture and Prototype Chip

被引:11
|
作者
Inoue, Kazuki [1 ]
Koga, Masahiro [1 ]
Amagasaki, Motoki [1 ]
Iida, Masahiro [1 ]
Ichida, Yoshinobu [2 ]
Saji, Mitsuro [2 ]
Iida, Jun [2 ]
Sueyoshi, Toshinori [1 ]
机构
[1] Kumamoto Univ, Grad Sch Sci & Technol, Kumamoto 8608555, Japan
[2] ROHM Co Ltd, Kyoto 6158585, Japan
来源
IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS | 2012年 / E95D卷 / 02期
关键词
design for testability; homogeneous architecture; test method; prototype chip;
D O I
10.1587/transinf.E95.D.303
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Generally, a programmable LSI such as an FPGA is difficult to test compared to an ASIC. There are two major reasons for this. The first is that an automatic test pattern generator (ATPG) cannot be used because of the programmability of the FPGA. The other reason is that the FPGA architecture is very complex. In this paper, we propose a new FPGA architecture that will simplify the testing of the device. The base of our architecture is general island-style FPGA architecture, but it consists of a few types of circuit blocks and orderly wire connections. This paper also presents efficient test configurations for our proposed architecture. We evaluated our architecture and test configurations using a prototype chip. As a result, the chip was fully tested using our configurations in a short test time. Moreover, our architecture can provide comparable performance to a conventional FPGA architecture.
引用
收藏
页码:303 / 313
页数:11
相关论文
共 50 条
  • [21] Easily Testable Cellular Carry Lookahead Adders
    Dimitris Gizopoulos
    Mihalis Psarakis
    Antonis Paschalis
    Yervant Zorian
    Journal of Electronic Testing, 2003, 19 : 285 - 298
  • [22] On the design of fast, easily testable ALU's
    Blanton, RD
    Hayes, JP
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2000, 8 (02) : 220 - 223
  • [23] Parametric Evaluation of Routing Algorithms in Network on Chip Architecture
    Nejad, Mohammad Behrouzian
    COMPUTER SYSTEMS SCIENCE AND ENGINEERING, 2020, 35 (05): : 367 - 375
  • [24] Designing a testable system on a chip
    Kosonocky, SV
    Bright, A
    Warren, K
    Haring, RA
    Klepner, S
    Asaad, S
    Basavaiah, S
    Havreluk, B
    Heidel, D
    Immediato, M
    Jenkins, K
    Joshi, R
    Parker, B
    Rajeevakumar, TV
    Stawiasz, K
    16TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 1998, : 2 - 7
  • [25] A Self-routing Switch Fabric Architecture on a Chip
    Jang, Ho-Rang
    Kim, Hyong S.
    GLOBECOM 2008 - 2008 IEEE GLOBAL TELECOMMUNICATIONS CONFERENCE, 2008,
  • [26] Some classes of easily testable circuits in the Zhegalkin basis
    Borodina, Yulia V.
    DISCRETE MATHEMATICS AND APPLICATIONS, 2023, 33 (01): : 1 - 6
  • [27] A NEW CLASS OF EASILY TESTABLE ASSIGNMENT DECISION DIAGRAMS
    Paraman, Norlina
    Ooi, Chia Yee
    Sha'ameri, Ahmad Zuri
    Fujiwara, Hideo
    MALAYSIAN JOURNAL OF COMPUTER SCIENCE, 2010, 23 (01) : 1 - 17
  • [28] DESIGN OF EASILY TESTABLE BIT-SLICED SYSTEMS
    SRIDHAR, T
    HAYES, JP
    IEEE TRANSACTIONS ON COMPUTERS, 1981, 30 (11) : 842 - 854
  • [29] EASILY TESTABLE SEQUENTIAL-MACHINES WITH EXTRA INPUTS
    FUJIWARA, H
    NAGAO, Y
    SASAO, T
    KINOSHITA, K
    IEEE TRANSACTIONS ON COMPUTERS, 1975, 24 (08) : 821 - 826
  • [30] EASILY TESTABLE GATE-LEVEL AND DCVS MULTIPLIERS
    TAKACH, AR
    JHA, NK
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1991, 10 (07) : 932 - 942