A low dynamic power and low leakage power CMOS square-root circuit

被引:0
|
作者
Enomoto, T [1 ]
Kobayashi, N [1 ]
机构
[1] Chuo Univ, Grad Sch Sci & Engn, Bunkyo Ku, Tokyo 1120881, Japan
关键词
D O I
10.1109/ISCAS.2005.1464928
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
To drastically reduce the dynamic power (P(AT)) and the leakage power (P(ST)), while to increase operating speed of a CMOS square-root (SR) circuit, a new SR algorithm and a self-controllable-voltage-level (SVL) circuit consisting of a single CMOS switch has been developed. They can drastically decrease not only a number of gate count (G(c)) of the critical path and a number of total logic gates (G(c)), but also considerably reduce the leakage power. G(c) and G of the new 8-bit, 0.16-mu m CMOS SR circuit were greatly reduced to 30 and 97, which were 50.0% and 51.3% of those of a conventional SR circuit, respectively. Thus, the maximum operating frequency (f(c)) of the new SR circuit at supply voltage (V(DD)) of 1.5 V was 581 MHz that was 1.62 times faster than that (358 MHz) of the conventional SR circuit. PAT of the new SR circuit at f(c) of 200 MHz and VDD of 1.5 V was reduced to 309 mu W, which was 54.3% of that (569 mu W) of a conventional SR circuit. PST of the new SR circuit was only 8.8 nW which was 1.36% that (647nW) of the conventional SR circuit.
引用
收藏
页码:1678 / 1681
页数:4
相关论文
共 50 条
  • [1] Low-Dynamic-Power and Low-Leakage-Power Techniques for CMOS Square-Root Circuit
    Enomoto, Tadayoshi
    Kobayashi, Nobuaki
    IEICE TRANSACTIONS ON ELECTRONICS, 2009, E92C (04): : 409 - 416
  • [2] A low dynamic power and low leakage power 90-nm CMOS. square-root circuit
    Enomoto, Tadayoshi
    Kobayashi, Nobuaki
    ASP-DAC 2006: 11TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, PROCEEDINGS, 2006, : 90 - +
  • [3] A low-voltage low power square-root domain filter
    Kumar, JV
    Rao, KR
    APCCAS 2002: ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, VOL 2, PROCEEDINGS, 2002, : 375 - 378
  • [4] Low dynamic power and low leakage power techniques for CMOS motion estimation circuits
    Kobayashi, N
    Ei, T
    Enomoto, T
    IEICE TRANSACTIONS ON ELECTRONICS, 2006, E89C (03): : 271 - 279
  • [5] Fast low-power shared division and square-root architecture
    Kuhlmann, M
    Parhi, KK
    INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS AND PROCESSORS, PROCEEDINGS, 1998, : 128 - 135
  • [6] A New Low-Power CMOS Dynamic Logic Circuit
    Jia, Song
    Lyu, Shigong
    Meng, Qinglong
    Wu, Fengfeng
    Xu, Heqing
    2013 IEEE INTERNATIONAL CONFERENCE OF ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2013,
  • [7] Low-voltage Low-power current-mode square-root circuit based on Quasi-floating gate technique
    Aloui, Imen
    Hassen, Nejib
    Nouet, Pascal
    Besbes, Kamel
    PROCEEDINGS OF THE 2020 17TH INTERNATIONAL MULTI-CONFERENCE ON SYSTEMS, SIGNALS & DEVICES (SSD 2020), 2020, : 761 - 764
  • [8] Low voltage four-quadrant analog multiplier using square-root circuit based on CMOS pair
    Hyogo, A
    Fukutomi, Y
    Sekine, K
    ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2: ANALOG AND DIGITAL CIRCUITS, 1999, : 274 - 277
  • [9] Low voltage four-quadrant analog multiplier using square-root circuit based on CMOS pair
    Hyogo, Akira
    Fukutomi, Yoshio
    Sekine, Keitaro
    Proceedings - IEEE International Symposium on Circuits and Systems, 1999, 2
  • [10] A novel low-power shared division and square-root architecture using the GST algorithm
    Kuhlmann, M
    Parhi, KK
    VLSI DESIGN, 2001, 12 (03) : 365 - 376