A low dynamic power and low leakage power CMOS square-root circuit

被引:0
|
作者
Enomoto, T [1 ]
Kobayashi, N [1 ]
机构
[1] Chuo Univ, Grad Sch Sci & Engn, Bunkyo Ku, Tokyo 1120881, Japan
关键词
D O I
10.1109/ISCAS.2005.1464928
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
To drastically reduce the dynamic power (P(AT)) and the leakage power (P(ST)), while to increase operating speed of a CMOS square-root (SR) circuit, a new SR algorithm and a self-controllable-voltage-level (SVL) circuit consisting of a single CMOS switch has been developed. They can drastically decrease not only a number of gate count (G(c)) of the critical path and a number of total logic gates (G(c)), but also considerably reduce the leakage power. G(c) and G of the new 8-bit, 0.16-mu m CMOS SR circuit were greatly reduced to 30 and 97, which were 50.0% and 51.3% of those of a conventional SR circuit, respectively. Thus, the maximum operating frequency (f(c)) of the new SR circuit at supply voltage (V(DD)) of 1.5 V was 581 MHz that was 1.62 times faster than that (358 MHz) of the conventional SR circuit. PAT of the new SR circuit at f(c) of 200 MHz and VDD of 1.5 V was reduced to 309 mu W, which was 54.3% of that (569 mu W) of a conventional SR circuit. PST of the new SR circuit was only 8.8 nW which was 1.36% that (647nW) of the conventional SR circuit.
引用
收藏
页码:1678 / 1681
页数:4
相关论文
共 50 条
  • [31] Low power oriented CMOS circuit optimization protocol
    Verle, A
    Michel, X
    Azemard, N
    Maurine, P
    Auvergne, D
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2005, : 640 - 645
  • [32] A Square-Root Domain Differentiator Circuit
    Spiridon Vlassis
    Costas Psychalinos
    Analog Integrated Circuits and Signal Processing, 2004, 40 : 53 - 59
  • [33] Low power CMOS dynamic latch comparators
    Uthaichana, P
    Leelarasmee, E
    IEEE TENCON 2003: CONFERENCE ON CONVERGENT TECHNOLOGIES FOR THE ASIA-PACIFIC REGION, VOLS 1-4, 2003, : 605 - 608
  • [34] Low power dynamic circuit for power efficient bit lines
    Asyaei, Mohammad
    Ebrahimi, Emad
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2018, 83 : 204 - 212
  • [35] Square-root cubature Kalman filter based power system dynamic state estimation
    Basetti, Vedik
    Chandel, Ashwani Kumar
    Shiva, Chandan Kumar
    SUSTAINABLE ENERGY GRIDS & NETWORKS, 2022, 31
  • [36] Low leakage power gating technique for subnanometer CMOS circuits
    Manickam, Kavitha
    Thangavel, Govindaraj
    TURKISH JOURNAL OF ELECTRICAL ENGINEERING AND COMPUTER SCIENCES, 2016, 24 (06) : 5011 - 5024
  • [37] Intrinsic leakage in low power deep submicron CMOS ICs
    Keshavarzi, A
    Roy, K
    Hawkins, CF
    ITC - INTERNATIONAL TEST CONFERENCE 1997, PROCEEDINGS: INTEGRATING MILITARY AND COMMERCIAL COMMUNICATIONS FOR THE NEXT CENTURY, 1997, : 146 - 155
  • [38] Leakage power reduction in low-voltage CMOS designs
    Purdue Univ, West Lafayette, United States
    Proc IEEE Int Conf Electron Circuits Syst, (167-173):
  • [39] Low-Power Unsigned Divider and Square Root Circuit Designs Using Adaptive Approximation
    Jiang, Honglan
    Liu, Leibo
    Lombardi, Fabrizio
    Han, Jie
    IEEE TRANSACTIONS ON COMPUTERS, 2019, 68 (11) : 1623 - 1634
  • [40] An Ultra Low Power CMOS MPPT Power Conditioning Circuit for Energy Harvesters
    Galea, Francarl
    Casha, Owen
    Grech, Ivan
    Gatt, Edward
    Micallef, Joseph
    2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2020,