Low power commutator for pipelined FFT processors

被引:0
|
作者
Han, W [1 ]
Arslan, T [1 ]
Erdogan, AT [1 ]
Hasan, M [1 ]
机构
[1] Univ Edinburgh, Sch Engn & Elect, Edinburgh EH9 3JL, Midlothian, Scotland
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper proposes a low power commutator architecture for the implementation of radix-4 based pipelined Fast Fourier Transform processor. The architecture is based on dual port RAM blocks and exploits the interconnection topology among these blocks for low power implementation. The paper presents the commutator architecture, describes the design methodology and evaluation environment, and provides implementation results showing that the new commutator achieves up to 58% power saving for 256-point and 128-point FFTs as compared to previous commutator architectures.
引用
收藏
页码:5274 / 5277
页数:4
相关论文
共 50 条
  • [11] Low power pipelined radix-2 FFT processor for speech recognition
    Wu, Gin-Der
    Lei, Ying
    PROCEEDINGS OF THE 2006 IEEE/SMC INTERNATIONAL CONFERENCE ON SYSTEM OF SYSTEMS ENGINEERING, 2006, : 280 - +
  • [12] Stall power reduction in pipelined architecture processors
    Lotfi-Kamran, Pejman
    Rahmani, Amir-Mohammad
    Salehpour, Ali-Asghar
    Afzali-Kusha, Ali
    Navabi, Zainalabedin
    21ST INTERNATIONAL CONFERENCE ON VLSI DESIGN: HELD JOINTLY WITH THE 7TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS, PROCEEDINGS, 2008, : 541 - 546
  • [13] Efficient Memory Management Scheme for Pipelined Shared-Memory FFT Processors
    Luo, Hsin-Fu
    Shieh, Ming-Der
    2015 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS - TAIWAN (ICCE-TW), 2015, : 178 - 179
  • [14] Reduced Memory and Low Power Architectures for CORDIC-based FFT Processors
    Erdal Oruklu
    Xin Xiao
    Jafar Saniie
    Journal of Signal Processing Systems, 2012, 66 : 129 - 134
  • [15] Reduced Memory and Low Power Architectures for CORDIC-based FFT Processors
    Oruklu, Erdal
    Xiao, Xin
    Saniie, Jafar
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2012, 66 (02): : 129 - 134
  • [16] A novel low power pipelined FFT based on subexpression sharing for wireless LAN applications
    Han, W
    Arslan, T
    Erdogan, AT
    Hasan, M
    2004 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS DESIGN AND IMPLEMENTATION, PROCEEDINGS, 2004, : 83 - 88
  • [17] The Serial Commutator FFT
    Garrido, Mario
    Huang, Shen-Jui
    Chen, Sau-Gee
    Gustafsson, Oscar
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2016, 63 (10) : 974 - 978
  • [18] On the computing power of arrays of processors with optical pipelined buses
    Hamdi, M.
    Qiao, C.
    Pan, Y.
    Parallel Processing Letters, 1998, 8 (04): : 503 - 513
  • [19] On the computing power of arrays of processors with optical pipelined buses
    Department of Computer Science, Hong Kong Univ. of Sci. and Technol., Clear Water Bay, Kowloon, Hong Kong
    不详
    不详
    Parallel Process Lett, 4 (503-513):
  • [20] Analysis and Design of Low Power Radix-4 FFT Processor using Pipelined Architecture
    Sophy, P. Augusta
    Srinivasan, R.
    Raja, J.
    Avinash, M.
    PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON COMPUTING AND COMMUNICATIONS TECHNOLOGIES (ICCCT 15), 2015, : 227 - 232