Low power commutator for pipelined FFT processors

被引:0
|
作者
Han, W [1 ]
Arslan, T [1 ]
Erdogan, AT [1 ]
Hasan, M [1 ]
机构
[1] Univ Edinburgh, Sch Engn & Elect, Edinburgh EH9 3JL, Midlothian, Scotland
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper proposes a low power commutator architecture for the implementation of radix-4 based pipelined Fast Fourier Transform processor. The architecture is based on dual port RAM blocks and exploits the interconnection topology among these blocks for low power implementation. The paper presents the commutator architecture, describes the design methodology and evaluation environment, and provides implementation results showing that the new commutator achieves up to 58% power saving for 256-point and 128-point FFTs as compared to previous commutator architectures.
引用
收藏
页码:5274 / 5277
页数:4
相关论文
共 50 条
  • [31] Low-Complexity Twiddle Factor Generator for FFT Processors
    Yu, Chu
    Lee, Kuang-Hsiao
    Kuo, Chien-Feng
    2017 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS (ICCE), 2017,
  • [32] Message dispatch on pipelined processors
    Driesen, K
    Holzle, U
    Vitek, J
    ECOOP '95 - OBJECT-ORIENTED PROGRAMMING, 1995, 952 : 253 - 282
  • [33] Formal verification of pipelined processors
    Bryant, RE
    TOOLS AND ALGORITHMS FOR THE CONSTRUCTION AND ANALYSIS OF SYSTEMS, 1998, 1384 : 1 - 4
  • [34] DIGIT PIPELINED PROCESSORS.
    Irwin, Mary Jane
    Owens, Robert Michael
    Journal of Supercomputing, 1987, 1 (01): : 61 - 86
  • [35] DETERMINISTIC SCHEDULING WITH PIPELINED PROCESSORS
    BRUNO, J
    JONES, JW
    SO, K
    IEEE TRANSACTIONS ON COMPUTERS, 1980, 29 (04) : 308 - 316
  • [36] Functional testing of pipelined processors
    Salama, AE
    Ali, AK
    Talkhan, EA
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 1996, 143 (05): : 318 - 324
  • [37] Low-cost fault tolerance on the ALU in simple pipelined processors
    Huu, Nguyen Minh
    Robisson, Bruno
    Agoyan, Michel
    Drach, Nathalie
    PROCEEDINGS OF THE 13TH IEEE SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS, 2010, : 28 - 31
  • [38] Low-Power Split-Radix FFT Processors Using Radix-2 Butterfly Units
    Qian, Zhuo
    Margala, Martin
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (09) : 3008 - 3012
  • [39] A novel coefficient ordering based low power pipelined radix-4 FFT processor for wireless LAN applications
    Hasan, M
    Arslan, T
    Thompson, JS
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2003, 49 (01) : 128 - 134
  • [40] Generating Power-hungry Test Programs for Power-aware Validation of Pipelined Processors
    Calimera, Andrea
    Macii, Enrico
    Ravotto, Danilo
    Sanchez, Ernesto
    Reorda, Matteo Sonza
    SBCCI 2010: 23RD SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, PROCEEDINGS, 2010, : 61 - 66