Stall power reduction in pipelined architecture processors

被引:1
|
作者
Lotfi-Kamran, Pejman [1 ]
Rahmani, Amir-Mohammad [1 ]
Salehpour, Ali-Asghar [1 ]
Afzali-Kusha, Ali [1 ]
Navabi, Zainalabedin [1 ]
机构
[1] Univ Tehran, Sch Elect & Comp Engn, Nanoelect Ctr Excellence, Tehran 14174, Iran
关键词
D O I
10.1109/VLSI.2008.34
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper proposes a lechnique for dynamic power reduction of pipelined processors. Pipelined processors frequently insert NOP instruction to the pipe for generating delay or resolving dependency. Our study shows that the percentage of power consumed by NOP instructions in a pipelined processor is significant. This article studies the detail behavior of NOP instruction and proposes a technique for eliminating unnecessary transitions that are generated during execution of NOP instructions. Initial results demonstrate up to 10% reduction in power consumption for some benchmarks at a cost of negligible performance (almost zero) and area overhead (below 0.1%).
引用
收藏
页码:541 / 546
页数:6
相关论文
共 50 条
  • [1] A pipelined shared-memory architecture for FFT processors
    Jia, LH
    Gao, YH
    Tenhunen, H
    [J]. 42ND MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, PROCEEDINGS, VOLS 1 AND 2, 1999, : 804 - 807
  • [2] A pipelined memory architecture for high throughput network processors
    Sherwood, T
    Varghese, G
    Calder, B
    [J]. 30TH ANNUAL INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE, PROCEEDINGS, 2003, : 288 - 299
  • [3] Low power commutator for pipelined FFT processors
    Han, W
    Arslan, T
    Erdogan, AT
    Hasan, M
    [J]. 2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 5274 - 5277
  • [4] Instruction set architecture to control instruction fetch on pipelined processors
    Okamoto, S
    Sowa, M
    [J]. 1997 IEEE PACIFIC RIM CONFERENCE ON COMMUNICATIONS, COMPUTERS AND SIGNAL PROCESSING, VOLS 1 AND 2: PACRIM 10 YEARS - 1987-1997, 1997, : 121 - 124
  • [5] Pipelined architecture for additive range reduction
    Jaime, Francisco J.
    Villalba, Julio
    Hormigo, Javier
    Zapata, Emilio L.
    [J]. JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2008, 53 (1-2): : 103 - 112
  • [6] Pipelined Architecture for Additive Range Reduction
    Francisco J. Jaime
    Julio Villalba
    Javier Hormigo
    Emilio L. Zapata
    [J]. Journal of Signal Processing Systems, 2008, 53 : 103 - 112
  • [7] Multithreading architecture for low power processors
    Stoian, Marius
    Stefan, Gheorghe
    [J]. CAS 2005: INTERNATIONAL SEMICONDUCTOR CONFERENCE, 2005, 1-2 : 387 - 390
  • [8] Message dispatch on pipelined processors
    Driesen, K
    Holzle, U
    Vitek, J
    [J]. ECOOP '95 - OBJECT-ORIENTED PROGRAMMING, 1995, 952 : 253 - 282
  • [9] Formal verification of pipelined processors
    Bryant, RE
    [J]. TOOLS AND ALGORITHMS FOR THE CONSTRUCTION AND ANALYSIS OF SYSTEMS, 1998, 1384 : 1 - 4
  • [10] DETERMINISTIC SCHEDULING WITH PIPELINED PROCESSORS
    BRUNO, J
    JONES, JW
    SO, K
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 1980, 29 (04) : 308 - 316