Stall power reduction in pipelined architecture processors

被引:1
|
作者
Lotfi-Kamran, Pejman [1 ]
Rahmani, Amir-Mohammad [1 ]
Salehpour, Ali-Asghar [1 ]
Afzali-Kusha, Ali [1 ]
Navabi, Zainalabedin [1 ]
机构
[1] Univ Tehran, Sch Elect & Comp Engn, Nanoelect Ctr Excellence, Tehran 14174, Iran
关键词
D O I
10.1109/VLSI.2008.34
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper proposes a lechnique for dynamic power reduction of pipelined processors. Pipelined processors frequently insert NOP instruction to the pipe for generating delay or resolving dependency. Our study shows that the percentage of power consumed by NOP instructions in a pipelined processor is significant. This article studies the detail behavior of NOP instruction and proposes a technique for eliminating unnecessary transitions that are generated during execution of NOP instructions. Initial results demonstrate up to 10% reduction in power consumption for some benchmarks at a cost of negligible performance (almost zero) and area overhead (below 0.1%).
引用
收藏
页码:541 / 546
页数:6
相关论文
共 50 条
  • [21] IMPLEMENTING PRECISE INTERRUPTS IN PIPELINED PROCESSORS
    SMITH, JE
    PLESZKUN, AR
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 1988, 37 (05) : 562 - 573
  • [22] Synthesis and optimization of pipelined packet processors
    Synopsys, Inc., Mountain View, CA 94043, United States
    不详
    不详
    [J]. IEEE Trans Comput Aided Des Integr Circuits Syst, 2009, 1 (231-244):
  • [23] Speculative branch folding for pipelined processors
    Park, SH
    Yu, S
    Cho, JW
    [J]. IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2005, E88D (05): : 1064 - 1066
  • [24] THROUGHPUT ANALYSIS OF PIPELINED PROTOCOL PROCESSORS
    CARDONA, M
    SATAKE, T
    TSUJII, S
    [J]. ELECTRONICS AND COMMUNICATIONS IN JAPAN PART I-COMMUNICATIONS, 1994, 77 (04): : 79 - 91
  • [25] Improving pipelined soft processors with multithreading
    Labrecque, Martin
    Steffan, J. Gregory
    [J]. 2007 INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS, VOLS 1 AND 2, 2007, : 210 - 215
  • [26] Synthesis and Optimization of Pipelined Packet Processors
    Soviani, Cristian
    Hadzic, Ilija
    Edwards, Stephen A.
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2009, 28 (02) : 231 - 244
  • [27] A SURVEY OF BRANCH TECHNIQUES IN PIPELINED PROCESSORS
    GONZALEZ, AM
    [J]. MICROPROCESSING AND MICROPROGRAMMING, 1993, 36 (05): : 243 - 257
  • [28] REDUCING THE BRANCH PENALTY IN PIPELINED PROCESSORS
    LILJA, DJ
    [J]. COMPUTER, 1988, 21 (07) : 47 - 55
  • [29] POWER REDUCTION IN ADVANCED EMBEDDED IPC PROCESSORS
    Ubal, R.
    Sahuquillo, J.
    Petit, S.
    Hassan, H.
    Lopez, P.
    [J]. INTELLIGENT AUTOMATION AND SOFT COMPUTING, 2009, 15 (03): : 495 - 507
  • [30] Reduction of Power Consumption for Pipelined DPI Systems on FPGA
    Kim, Hansoo
    Jang, Ju Wook
    [J]. JOURNAL OF INFORMATION SCIENCE AND ENGINEERING, 2014, 30 (05) : 1395 - 1406