Reduction of Power Consumption for Pipelined DPI Systems on FPGA

被引:0
|
作者
Kim, Hansoo [1 ,2 ]
Jang, Ju Wook [2 ]
机构
[1] Natl Forens Serv, Document & Image Dept, Seoul 158707, South Korea
[2] Sogang Univ, Dept Elect Engn, Seoul 121742, South Korea
基金
新加坡国家研究基金会;
关键词
intrusion detection; pattern matching; deep packet inspection; Snort; frequency scaling;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
We propose a scheme to reduce power consumption in pipelined AC-DFA (Aho-Corasick deterministic finite automaton) tries for deep packet inspection (DPI). It is based on our observation that the access frequency drops dramatically as the input goes through stages of the pipelined implementation of the AC-DFA trie. Experiments show that the access frequency of the fourth stage is one thousandth of the access frequency of the first stage. So, we slow down the stages that are not frequently used in the pipelined AC-DFA trie to reduce unnecessary power consumption. Also, we turn on the next stage before a stage performs a pattern matching, to reduce delays and clock skew without any additional hardware components. Our scheme shows a 25% reduction in power consumption, compared with the state-of-the-art DPI scheme [3] with a pipelined AC-DFA trie.
引用
收藏
页码:1395 / 1406
页数:12
相关论文
共 50 条
  • [1] Use of DPI Technology for Server Congestion Control and Reduction of Power Consumption by Servers
    Yanagisawa, Kohei
    Kuribayashi, Shin-ichi
    [J]. 2015 IEEE PACIFIC RIM CONFERENCE ON COMMUNICATIONS, COMPUTERS AND SIGNAL PROCESSING (PACRIM), 2015, : 7 - 11
  • [2] Comparison of power consumption in pipelined implementations of the BLAKE3 cipher in FPGA devices
    Sugier, Jaroslaw
    [J]. INTERNATIONAL JOURNAL OF ELECTRONICS AND TELECOMMUNICATIONS, 2024, 70 (01) : 23 - 30
  • [3] Power consumption reduction in Systems on Chip (SoCs)
    Piguet, C
    [J]. ANNALS OF TELECOMMUNICATIONS, 2004, 59 (7-8) : 884 - 902
  • [4] Power consumption reduction in systems on chip (SoCs)
    Piguet, Christian
    [J]. Annales des Telecommunications/Annals of Telecommunications, 2004, 59 (7-8): : 884 - 902
  • [5] Low Power Pipelined FFT Processor Architecture on FPGA
    Hassan, S. L. M.
    Sulaiman, N.
    Halim, I. S. A.
    [J]. 2018 9TH IEEE CONTROL AND SYSTEM GRADUATE RESEARCH COLLOQUIUM (ICSGRC2018), 2018, : 31 - 34
  • [6] Conquering FPGA power consumption
    Ekas, Paul
    [J]. Electronic Product Design, 2006, 27 (12):
  • [7] Systematic analysis of bounds on power consumption in pipelined and non-pipelined multipliers
    Satyanarayana, JH
    Parhi, KK
    Song, LL
    Chang, YN
    [J]. INTERNATIONAL CONFERENCE ON COMPUTER DESIGN - VLSI IN COMPUTERS AND PROCESSORS, PROCEEDINGS, 1996, : 492 - 499
  • [8] Power consumption reduction in Java']Java embedded systems
    Lo, CTD
    [J]. CCCT 2003, VOL 1, PROCEEDINGS: COMPUTING/INFORMATION SYSTEMS AND TECHNOLOGIES, 2003, : 123 - 128
  • [9] Stall power reduction in pipelined architecture processors
    Lotfi-Kamran, Pejman
    Rahmani, Amir-Mohammad
    Salehpour, Ali-Asghar
    Afzali-Kusha, Ali
    Navabi, Zainalabedin
    [J]. 21ST INTERNATIONAL CONFERENCE ON VLSI DESIGN: HELD JOINTLY WITH THE 7TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS, PROCEEDINGS, 2008, : 541 - 546
  • [10] A method to reduce power consumption in pipelined A/D converters
    Chiaburu, L
    Signell, S
    [J]. PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I: ANALOG CIRCUITS AND SIGNAL PROCESSING, 2003, : 845 - 848