An Efficient High-Throughput and Low-Latency SYN Flood Defender for High-Speed Networks

被引:3
|
作者
Duc-Minh Ngo [1 ]
Cuong Pham-Quoc [1 ]
Tran Ngoc Thinh [1 ]
机构
[1] Ho Chi Minh City Univ Technol, VNU HCM, 268 Ly Thuong Kiet St,Dist 10, Ho Chi Minh City, Vietnam
关键词
D O I
10.1155/2018/9562801
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
As one of the main types of Distributed Denial of Service (DDoS) attacks, SYN flood attacks have caused serious issues for servers when legitimate clients may be denied connections. There is an essential demand for a sufficient approach to mitigate SYN flood attacks. In this paper, we introduce an efficient high-throughput and low-latency SYN flood defender architecture, carefully designed with a pipeline model. A mathematical model is also introduced with the architecture for estimating SYN flood protection throughput and latency. The first prototype version based on the architecture with Verilog-HDL can function as standalone to alleviate high-rate SYN flood attacks and can be integrated into an OpenFlow switch for handling network packets. Our experiments with NetFPGA-10G platforms show that the core can protect servers against SYN flood attacks by up to 28+ millions packets per second that outperforms most well-known hardware-based approaches in the literature.
引用
收藏
页数:14
相关论文
共 50 条
  • [1] High-Throughput and Low-Latency Hyperloop
    Eichelberger, Manuel
    Geiter, David T.
    Schmid, Roland
    Wattenhofer, Roger
    2020 IEEE 23RD INTERNATIONAL CONFERENCE ON INTELLIGENT TRANSPORTATION SYSTEMS (ITSC), 2020,
  • [2] LIMITS TO LOW-LATENCY COMMUNICATION ON HIGH-SPEED NETWORKS
    THEKKATH, CA
    LEVY, HM
    ACM TRANSACTIONS ON COMPUTER SYSTEMS, 1993, 11 (02): : 179 - 203
  • [3] A Low-Latency and High-Throughput Scheduler for Emergency and Wireless Networks
    Casoni, Maurizio
    Grazia, Carlo Augusto
    Valente, Paolo
    2014 IEEE INTERNATIONAL CONFERENCE ON COMMUNICATIONS WORKSHOPS (ICC), 2014, : 231 - 236
  • [4] Low-Latency, High-Throughput Garbage Collection
    Zhao, Wenyu
    Blackburn, Stephen M.
    McKinley, Kathryn S.
    PROCEEDINGS OF THE 43RD ACM SIGPLAN INTERNATIONAL CONFERENCE ON PROGRAMMING LANGUAGE DESIGN AND IMPLEMENTATION (PLDI '22), 2022, : 76 - 91
  • [5] Ridge: high-throughput, low-latency atomic multicast
    Bezerra, Carlos Eduardo
    Cason, Daniel
    Pedone, Fernando
    2015 IEEE 34th Symposium on Reliable Distributed Systems (SRDS), 2015, : 256 - 265
  • [6] Bidl: A High-throughput, Low-latency Permissioned Blockchain Framework for Datacenter Networks
    Qi, Ji
    Chen, Xusheng
    Jiang, Yunpeng
    Jiang, Jianyu
    Shen, Tianxiang
    Zhao, Shixiong
    Wang, Sen
    Zhang, Gong
    Chen, Li
    Au, Man Ho
    Cui, Heming
    PROCEEDINGS OF THE 28TH ACM SYMPOSIUM ON OPERATING SYSTEMS PRINCIPLES, SOSP 2021, 2021, : 18 - 34
  • [7] Modular Design of High-Throughput, Low-Latency Sorting Units
    Farmahini-Farahani, Amin
    Duwe, Henry J., III
    Schulte, Michael J.
    Compton, Katherine
    IEEE TRANSACTIONS ON COMPUTERS, 2013, 62 (07) : 1389 - 1402
  • [8] A High-throughput Low-latency Arithmetic Encoder Design for HDTV
    Li, Yuan
    Zhang, Shanghang
    Jia, Huizhu
    Xie, Xiaodong
    Gao, Wen
    2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 998 - 1001
  • [9] Implementation of a high-throughput low-latency polyphase channelizer on GPUs
    Kim, Scott C.
    Bhattacharyya, Shuvra S.
    EURASIP JOURNAL ON ADVANCES IN SIGNAL PROCESSING, 2014,
  • [10] Design of a High-Throughput Low-Latency Extended Golay Decoder
    Zhang, Pengwei
    Lau, Francis C. M.
    Sham, Chiu-W
    2017 23RD ASIA-PACIFIC CONFERENCE ON COMMUNICATIONS (APCC): BRIDGING THE METROPOLITAN AND THE REMOTE, 2017, : 524 - 527