An Efficient High-Throughput and Low-Latency SYN Flood Defender for High-Speed Networks

被引:3
|
作者
Duc-Minh Ngo [1 ]
Cuong Pham-Quoc [1 ]
Tran Ngoc Thinh [1 ]
机构
[1] Ho Chi Minh City Univ Technol, VNU HCM, 268 Ly Thuong Kiet St,Dist 10, Ho Chi Minh City, Vietnam
关键词
D O I
10.1155/2018/9562801
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
As one of the main types of Distributed Denial of Service (DDoS) attacks, SYN flood attacks have caused serious issues for servers when legitimate clients may be denied connections. There is an essential demand for a sufficient approach to mitigate SYN flood attacks. In this paper, we introduce an efficient high-throughput and low-latency SYN flood defender architecture, carefully designed with a pipeline model. A mathematical model is also introduced with the architecture for estimating SYN flood protection throughput and latency. The first prototype version based on the architecture with Verilog-HDL can function as standalone to alleviate high-rate SYN flood attacks and can be integrated into an OpenFlow switch for handling network packets. Our experiments with NetFPGA-10G platforms show that the core can protect servers against SYN flood attacks by up to 28+ millions packets per second that outperforms most well-known hardware-based approaches in the literature.
引用
收藏
页数:14
相关论文
共 50 条
  • [31] A Hardware Architecture of NIST Lightweight Cryptography Applied in IPSec to Secure High-Throughput Low-Latency IoT Networks
    Tran, Sy-Nam
    Hoang, Van-Thuc
    Bui, Duy-Hieu
    IEEE ACCESS, 2023, 11 : 89240 - 89248
  • [32] Photonic unsupervised learning variational autoencoder for high-throughput and low-latency image transmission
    Chen, Yitong
    Zhou, Tiankuang
    Wu, Jiamin
    Qiao, Hui
    Lin, Xing
    Fang, Lu
    Dai, Qionghai
    SCIENCE ADVANCES, 2023, 9 (07)
  • [33] A High-Throughput and Low-Latency Parallelization of Window-based Stream Joins on Multicores
    Buono, Daniele
    De Matteis, Tiziano
    Mencagli, Gabriele
    2014 IEEE INTERNATIONAL SYMPOSIUM ON PARALLEL AND DISTRIBUTED PROCESSING WITH APPLICATIONS (ISPA), 2014, : 117 - 126
  • [34] Low-Latency Lossless Compression Codec Design for High-Throughput Data-Buses
    Katsu, Yuki
    Kaneko, Haruhiko
    2016 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS-TAIWAN (ICCE-TW), 2016, : 269 - 270
  • [35] Low-latency and high-throughput software turbo decoders on multi-core architectures
    Bertrand Le Gal
    Christophe Jego
    Annals of Telecommunications, 2020, 75 : 27 - 42
  • [36] Low-latency and high-throughput software turbo decoders on multi-core architectures
    Le Gal, Bertrand
    Jego, Christophe
    ANNALS OF TELECOMMUNICATIONS, 2020, 75 (1-2) : 27 - 42
  • [37] Online Scheduling and Interference Alleviation for Low-Latency, High-Throughput Processing of Data Streams
    Buddhika, Thilina
    Stern, Ryan
    Lindburg, Kira
    Ericson, Kathleen
    Pallickara, Shrideep
    IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 2017, 28 (12) : 3553 - 3569
  • [38] Event-Based High-Speed Low-Latency Fiducial Marker Tracking
    Loch, Adam
    Haessig, Germain
    Vincze, Markus
    FIFTEENTH INTERNATIONAL CONFERENCE ON MACHINE VISION, ICMV 2022, 2023, 12701
  • [39] AN FPGA-BASED HIGH-SPEED, LOW-LATENCY TRIGGER PROCESSOR FOR HIGH-ENERGY PHYSICS
    de Cuveland, Jan
    Rettig, Felix
    Angelov, Venelin
    Lindenstruth, Volker
    2008 INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE AND LOGIC APPLICATIONS, VOLS 1 AND 2, 2008, : 293 - 298
  • [40] THROUGHPUT LIMITATIONS IN HIGH-SPEED NETWORKS
    CAPETANAKIS, J
    WORLD PROSPERITY THROUGH COMMUNICATIONS, VOLS 1-3: CONFERENCE RECORD, 1989, : 673 - 677