An Efficient High-Throughput and Low-Latency SYN Flood Defender for High-Speed Networks

被引:3
|
作者
Duc-Minh Ngo [1 ]
Cuong Pham-Quoc [1 ]
Tran Ngoc Thinh [1 ]
机构
[1] Ho Chi Minh City Univ Technol, VNU HCM, 268 Ly Thuong Kiet St,Dist 10, Ho Chi Minh City, Vietnam
关键词
D O I
10.1155/2018/9562801
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
As one of the main types of Distributed Denial of Service (DDoS) attacks, SYN flood attacks have caused serious issues for servers when legitimate clients may be denied connections. There is an essential demand for a sufficient approach to mitigate SYN flood attacks. In this paper, we introduce an efficient high-throughput and low-latency SYN flood defender architecture, carefully designed with a pipeline model. A mathematical model is also introduced with the architecture for estimating SYN flood protection throughput and latency. The first prototype version based on the architecture with Verilog-HDL can function as standalone to alleviate high-rate SYN flood attacks and can be integrated into an OpenFlow switch for handling network packets. Our experiments with NetFPGA-10G platforms show that the core can protect servers against SYN flood attacks by up to 28+ millions packets per second that outperforms most well-known hardware-based approaches in the literature.
引用
收藏
页数:14
相关论文
共 50 条
  • [41] A High-Speed Low-Power Low-Latency Pipelined ROM-Less DDFS
    Hatai, Indranil
    Chakrabarti, Indrajit
    ADVANCED COMPUTING, PT III, 2011, 133 : 108 - 119
  • [42] A Low-Latency, High-Throughput On-Chip Optical Router Architecture for Future Chip Multiprocessors
    Cianchetti, Mark J.
    Albonesi, David H.
    ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2011, 7 (02)
  • [43] Design and Implementation of a Low-Latency, High-Throughput Sorted QR Decomposition Circuit for MIMO Communications
    Chen, Wei-Yang
    Guenther, Daniel
    Shen, Chung-An
    Ascheid, Gerd
    2016 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS), 2016, : 277 - 280
  • [44] Coorp: Satisfying Low-Latency and High-Throughput Requirements of Wireless Network for Coordinated Robotic Learning
    Deng, Shengliang
    Guan, Xiuxian
    Sun, Zekai
    Zhao, Shixiong
    Shen, Tianxiang
    Chen, Xusheng
    Duan, Tianyang
    Wang, Yuexuan
    Pan, Jia
    Wu, Yanjun
    Zhang, Libo
    Cui, Heming
    IEEE INTERNET OF THINGS JOURNAL, 2023, 10 (03) : 1946 - 1960
  • [45] A high-speed and low-latency hardware implementation of RC4 cryptographic algorithm
    Sun, Caiban
    Liu, Wenrui
    Cheng, Jiafeng
    Sun, Nengyuan
    Peng, Zhaokang
    Sha, Heng
    Yu, Weize
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2023, 51 (12) : 5980 - 5996
  • [46] NARPCA: Neural Accumulate-Retract PCA for Low-Latency High-Throughput Processing on Datastreams
    Axenie, Cristian
    Tudoran, Radu
    Bortoli, Stefano
    Hassan, Mohamad Al Hajj
    Brasche, Goetz
    ARTIFICIAL NEURAL NETWORKS AND MACHINE LEARNING - ICANN 2019: THEORETICAL NEURAL COMPUTATION, PT I, 2019, 11727 : 253 - 266
  • [47] High-Speed and Low-Latency 3D Fluorescence Imaging for Robotic Microscope
    Yamato, Kazuki
    Iuchi, Masatoshi
    Oku, Hiromasa
    JOURNAL OF ROBOTICS AND MECHATRONICS, 2022, 34 (05) : 1164 - 1174
  • [48] Implementation of a High-Speed and High-Throughput Advanced Encryption Standard
    Kumar, T. Manoj
    Karthigaikumar, P.
    INTELLIGENT AUTOMATION AND SOFT COMPUTING, 2022, 31 (02): : 1025 - 1036
  • [49] An Efficient Low-Latency and High Throughput LED Cipher Architecture for IoT Security on a Hardware Platform
    Mahendra Shridhar Naik
    Desai Karanam Sreekantha
    Kanduri V. S. S. S. S. Sairam
    SN Computer Science, 5 (7)
  • [50] Future Low-latency Networks for High Performance Computing
    Koibuchi, Michihiro
    2013 FIRST INTERNATIONAL SYMPOSIUM ON COMPUTING AND NETWORKING (CANDAR), 2013, : 22 - 23