Design and analysis of 10-transistor full adders using novel XOR-XNOR gates

被引:0
|
作者
Bui, HT [1 ]
Al-Sheraidah, AK [1 ]
Wang, YK [1 ]
机构
[1] Florida Atlantic Univ, Dept Comp Sci & Engn, Boca Raton, FL 33431 USA
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Full adders are important elements in applications such as DSP architectures and microprocessors. In this paper, we propose a technique to build a total of 41 new 10-transistor full adders using novel XOR and XNOR gates in combination with existing ones. We have done over 10000 HSPICE simulation runs of all the different adders in different input patterns, frequencies, and load capacitances. Almost all those new adders consume less power in high frequencies, while three new adders consistently consume on average 10% less power and have higher speed compared with the previous 10-transistor full adder and the conventional 28-transistor CMOS adder.
引用
下载
收藏
页码:619 / 622
页数:4
相关论文
共 41 条
  • [1] Design and analysis of low-power 10-transistor full adders using novel XOR-XNOR gates
    Bui, HT
    Wang, Y
    Jiang, YT
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2002, 49 (01) : 25 - 30
  • [2] Design of Swing Dependent XOR-XNOR Gates based Hybrid Full Adder
    Malini, P.
    Balaji, G. Naveen
    Boopathiraja, K.
    Gautami, A.
    Shanmugavadivu, P.
    Pandian, S. Chenthur
    2019 5TH INTERNATIONAL CONFERENCE ON ADVANCED COMPUTING & COMMUNICATION SYSTEMS (ICACCS), 2019, : 1164 - 1170
  • [3] DESIGN AND PERFORMANCE ANALYSIS OF FULL ADDER USING 6-T XOR-XNOR CELL
    Rao, K. Srinivasa
    Aditya, Marupaka
    Raja, B. S. D. Karthik
    Manisai, CH.
    Reddy, M. Tharun Sai
    Sravani, K. Girija
    FACTA UNIVERSITATIS-SERIES ELECTRONICS AND ENERGETICS, 2022, 35 (02) : 187 - 198
  • [4] Novel design methodology for high-performance XOR-XNOR circuit design
    Goel, S
    Elgamel, MA
    Bayoumi, MA
    16TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, SBCCI 2003, PROCEEDINGS, 2003, : 71 - 76
  • [5] Analysis of Low Power 1-bit Adder Cells using different xor-xnor gates
    Deepa
    Kumar, Sampath V.
    2015 IEEE INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND COMMUNICATION TECHNOLOGY CICT 2015, 2015, : 488 - 492
  • [6] A scalable high-speed hybrid 1-bit full adder design using XOR-XNOR module
    Hasan, Mehedi
    Islam, Sharnali
    Hossain, Mainul
    Zaman, Hasan U.
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2021, 49 (11) : 3597 - 3606
  • [7] A novel high-speed and energy efficient 10-transistor full adder design
    Lin, Jin-Fa
    Hwang, Yin-Tsung
    Sheu, Ming-Hwa
    Ho, Cheng-Che
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2007, 54 (05) : 1050 - 1059
  • [8] Design of New Low-Power High-Performance Full Adder with New XOR-XNOR Circuit
    Morad, Milad Jalalian Abbas
    Talebiyan, Seyyed Reza
    Pakniyat, Ebrahim
    SECOND INTERNATIONAL CONGRESS ON TECHNOLOGY, COMMUNICATION AND KNOWLEDGE (ICTCK 2015), 2015, : 153 - 158
  • [9] A High-Performance Full Adder Circuit Based On A Novel 7-T XOR-XNOR Cell
    Ding, Yanyu
    Wang, Deming
    Huang, Qingqing
    Tan, Hongzhou
    MECHATRONICS AND INDUSTRIAL INFORMATICS, PTS 1-4, 2013, 321-324 : 361 - 366
  • [10] Design of Low Power High Speed Full Adder Cell with XOR/XNOR Logic Gates
    Alluri, Sudhakar
    Dasharatha, M.
    Naik, B. Rajendra
    Reddy, N. S. S.
    2016 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), VOL. 1, 2016, : 565 - 570