A novel high-speed and energy efficient 10-transistor full adder design

被引:109
|
作者
Lin, Jin-Fa [1 ]
Hwang, Yin-Tsung
Sheu, Ming-Hwa
Ho, Cheng-Che
机构
[1] Natl Yunlin Univ Sci & Technol, Doctoral Program, Grad Sch Engn Sci & Technol, Yunlin 64003, Taiwan
[2] Natl Chung Hsing Univ, Dept Elect Engn, Taichung 40201, Taiwan
[3] Natl Yunlin Univ Sci & Technol, Dept Elect Engn, Yunlin 64003, Taiwan
[4] IST Inc, Taipei 11156, Taiwan
关键词
energy efficient; full adder design; low-voltage operation; pass transistor logic;
D O I
10.1109/TCSI.2007.895509
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, we propose a novel full adder design using as few as ten transistors per bit. Compared with other lowgate-count full adder designs using pass transistor logic, the proposed design features lower operating voltage, higher computing speed and lower energy (power delay product) operation. The design adopts inverter buffered XOR/XNOR designs to alleviate the threshold voltage loss problem commonly encountered in pass transistor logic design. This problem usually prevents the full adder design from operating in low supply voltage or cascading directly without extra buffering. The proposed design successfully embeds the buffering circuit in the full adder design and the transistor count is minimized. The improved buffering helps the design operate under lower supply voltage compared with existing works. It also enhances the speed performance of the cascaded operation significantly while maintaining the performance edge in energy consumption. For performance comparison, both dc and performances of the proposed design against various full adder designs are evaluated via extensive HSPICE simulations. The simulation results, based on TSMC 2P4M 0.35-mu m process models, indicate that the proposed design has the lowest working V-dd And highest working frequency among all designs using ten transistors. It also features the lowest energy consumption per addition among these designs. In addition, the performance edge of the proposed design in both speed and energy consumption becomes even more significant as the word length of the adder increases.
引用
收藏
页码:1050 / 1059
页数:10
相关论文
共 50 条
  • [1] A Novel Energy Efficient High-Speed 10-Transistor Full Adder Cell Based on Pass Transistor Logic
    Shah, Ambika Prasad
    Jain, Rajat Kumar
    Neema, Vaibhav
    [J]. JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2017, 12 (05) : 499 - 504
  • [2] A 10-transistor low-power high-speed full adder cell
    Mahmoud, HA
    Bayoumi, MA
    [J]. ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 1: VLSI, 1999, : 43 - 46
  • [3] Low Power 10-Transistor Full Adder Design Based on Degenerate Pass Transistor Logic
    Lin, Jin-Fa
    Hwang, Yin-Tsung
    Sheu, Ming-Hwa
    [J]. 2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 496 - 499
  • [4] Design of Low-Power 10-Transistor Full Adder Using GDI Technique for Energy-Efficient Arithmetic Applications
    T. Nirmalraj
    S. K. Pandiyan
    Rakesh Kumar Karan
    R. Sivaraman
    Rengarajan Amirtharajan
    [J]. Circuits, Systems, and Signal Processing, 2023, 42 : 3649 - 3667
  • [5] Design of Low-Power 10-Transistor Full Adder Using GDI Technique for Energy-Efficient Arithmetic Applications
    Nirmalraj, T.
    Pandiyan, S. K.
    Karan, Rakesh Kumar
    Sivaraman, R.
    Amirtharajan, Rengarajan
    [J]. CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2023, 42 (06) : 3649 - 3667
  • [6] Design of High-speed Power efficient full adder with Body-biasing
    Kumar, Amit
    Srivastava, Pankaj
    Pattanaik, Manisha
    [J]. 2015 GLOBAL CONFERENCE ON COMMUNICATION TECHNOLOGIES (GCCT), 2015, : 655 - 660
  • [7] A novel energy-efficient and high speed full adder using CNTFET
    Mahani, Asma Torkzadeh
    Keshavarzian, Peiman
    [J]. MICROELECTRONICS JOURNAL, 2017, 61 : 79 - 88
  • [8] A 14-transistor low power high-speed full adder cell
    Khatibzadeh, AA
    Raahemifar, K
    [J]. CCECE 2003: CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING, VOLS 1-3, PROCEEDINGS: TOWARD A CARING AND HUMANE TECHNOLOGY, 2003, : 163 - 166
  • [9] Design and analysis of 10-transistor full adders using novel XOR-XNOR gates
    Bui, HT
    Al-Sheraidah, AK
    Wang, YK
    [J]. 2000 5TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING PROCEEDINGS, VOLS I-III, 2000, : 619 - 622
  • [10] An energy efficient high-speed quantum-dot based full adder design and parity gate for nano application
    Patidar, Mukesh
    Shrivastava, Anurag
    Miah, Shahajan
    Kumar, Yogendra
    Sivaraman, Arun Kumar
    [J]. MATERIALS TODAY-PROCEEDINGS, 2022, 62 : 4880 - 4890