Design of High-speed Power efficient full adder with Body-biasing

被引:0
|
作者
Kumar, Amit [1 ]
Srivastava, Pankaj [1 ]
Pattanaik, Manisha [1 ]
机构
[1] ABV Indian Inst Informat Technol & Management, Gwalior 474015, MP, India
关键词
Delay; Power; Power-delay-product; Semi domino logic; Body-biasing;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A new 1-bit full adder cell has been introduced in this paper. According to this approach body-biasing and semi domino logic both are used in a single full adder. Body-biasing technique is used to vary the threshold voltage to operate this adder at higher speed by allowing the faster gate switching. The important thing in this approach is that there is no requirement of any external circuitry for body-biasing. Also, the power consumption of the proposed full adder circuit is very low by using the lower power supply and semi domino logic. Proposed design circuit is 1.5 to 2 times faster than the dynamic gate-level body biased design. The circuit design and analysis are carried out at 45 nm technology in SILVACO-ICCAD environment. The proposed design has lower energy consumption per operation and robust against process and temperature variation.
引用
收藏
页码:655 / 660
页数:6
相关论文
共 50 条
  • [1] A novel high-speed and energy efficient 10-transistor full adder design
    Lin, Jin-Fa
    Hwang, Yin-Tsung
    Sheu, Ming-Hwa
    Ho, Cheng-Che
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2007, 54 (05) : 1050 - 1059
  • [2] Optimized body-biasing calibration methodology for high-speed comparators in 22nm FDX
    Cordova, David
    Cops, Wim
    Deval, Yann
    Rivet, Francois
    Lapuyade, Herve
    Nodenot, Nicolas
    Piccin, Yohan
    [J]. 2021 IEEE 12TH LATIN AMERICA SYMPOSIUM ON CIRCUITS AND SYSTEM (LASCAS), 2021,
  • [3] A high-speed hybrid Full Adder with low power consumption
    Hemmati, Kamran Delfan
    Fallahpour, Mojtaba Behzad
    Golmakani, Abbas
    Hemmati, Kamyar Delfan
    [J]. IEICE ELECTRONICS EXPRESS, 2012, 9 (24): : 1900 - 1905
  • [4] A Low-Power High-Speed Hybrid Full Adder
    Mewada, Manan
    Zaveri, Mazad
    [J]. 2016 20TH INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AND TEST (VDAT), 2016,
  • [5] Low power high-speed CNFET-based full adder
    Khare, Vedant
    Kumar Upadhyaya, Yogendra
    Tripathi, Ashutosh
    Kishor Johar, Arun
    Vyas, Sandeep
    [J]. Materials Today: Proceedings, 2023, 74 : 340 - 343
  • [6] Energy Efficient Low Power High Speed Full adder design using Hybrid Logic
    Theja, M. Nikhil
    Balakumaran, T.
    [J]. PROCEEDINGS OF IEEE INTERNATIONAL CONFERENCE ON CIRCUIT, POWER AND COMPUTING TECHNOLOGIES (ICCPCT 2016), 2016,
  • [7] A CNFET full adder cell design for high-speed arithmetic units
    Mohammadi Ghanatghestani, Mokhtar
    Ghavami, Behnam
    Salehpour, Honeya
    [J]. TURKISH JOURNAL OF ELECTRICAL ENGINEERING AND COMPUTER SCIENCES, 2017, 25 (03) : 2399 - 2409
  • [8] Design of efficient 22 nm, 20-FinFET full adder for low-power and high-speed arithmetic units
    Jeevan Battini
    Sivani Kosaraju
    [J]. Silicon, 2023, 15 : 993 - 1002
  • [9] Design of efficient 22 nm, 20-FinFET full adder for low-power and high-speed arithmetic units
    Battini, Jeevan
    Kosaraju, Sivani
    [J]. SILICON, 2023, 15 (02) : 993 - 1002
  • [10] HIGH-SPEED FULL-ADDER CIRCUIT
    FURLAN, J
    [J]. ELECTRONIC ENGINEERING, 1979, 51 (627): : 21 - 21