Design and analysis of 10-transistor full adders using novel XOR-XNOR gates

被引:0
|
作者
Bui, HT [1 ]
Al-Sheraidah, AK [1 ]
Wang, YK [1 ]
机构
[1] Florida Atlantic Univ, Dept Comp Sci & Engn, Boca Raton, FL 33431 USA
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Full adders are important elements in applications such as DSP architectures and microprocessors. In this paper, we propose a technique to build a total of 41 new 10-transistor full adders using novel XOR and XNOR gates in combination with existing ones. We have done over 10000 HSPICE simulation runs of all the different adders in different input patterns, frequencies, and load capacitances. Almost all those new adders consume less power in high frequencies, while three new adders consistently consume on average 10% less power and have higher speed compared with the previous 10-transistor full adder and the conventional 28-transistor CMOS adder.
引用
下载
收藏
页码:619 / 622
页数:4
相关论文
共 41 条
  • [31] Novel PVT Resilient Low-Power Dynamic XOR/XNOR Design Using Variable Threshold MOS for IoT Applications
    Yadav, Arjun Singh
    Reniwal, Bhupendra Singh
    Beohar, Ankur
    IETE JOURNAL OF RESEARCH, 2023, 70 (05) : 5190 - 5200
  • [32] A High Speed and Low Power 8 Bit x 8 Bit Multiplier Design Using Novel Two Transistor (2T) XOR Gates
    Upadhyay, Himani
    Chowdhury, Shubhajit Roy
    JOURNAL OF LOW POWER ELECTRONICS, 2015, 11 (01) : 37 - 48
  • [33] DESIGN OF OPTICAL TUNABLE CNOT (XOR) AND XNOR LOGIC GATES BASED ON 2D-PHOTONIC CRYSTAL CAVITY USING ELECTRO-OPTIC EFFECT
    Sadeghi, P.
    Sadeghi, R.
    Abbasian, K.
    DIGEST JOURNAL OF NANOMATERIALS AND BIOSTRUCTURES, 2017, 12 (02) : 415 - 422
  • [34] Eight Bit Full Adder Design Using Fifteen Transistors With Novel Five Transistors XNOR Gate
    Sritha, P.
    Geethamani, P.
    PROCEEDINGS OF THE 2019 INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING & COMMUNICATION ENGINEERING (ICACCE-2019), 2019,
  • [35] A Novel Design of Area Efficient Full Adder Architecture using Reversible Logic Gates
    Ganesh, Chokkakula
    Kumar, Aruru Sai
    Santhosh, P.
    Ramya, Anreddy
    Kumar, Chennoji Shiva
    Thivani, Ponugoti
    2024 7TH INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS, ICDCS 2024, 2024, : 107 - 111
  • [36] A Novel Device to Implement Full Set of Three-Input Logic Gates Using a Naphthalene-Based Single-Molecule Field-Effect Transistor
    Fakheri, Masoomeh Tirgar
    Navi, Keivan
    Tehrani, Mohammad
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2021, 68 (02) : 733 - 738
  • [37] Discussion on "Full-order and multimode flutter analysis using ANSYS'' [Finite elements in analysis and design 44(9-10) (2008) 537-551]
    Chen, G. F.
    Xu, F. Y.
    Zhang, Z.
    Qiu, W. L.
    FINITE ELEMENTS IN ANALYSIS AND DESIGN, 2011, 47 (02) : 208 - 210
  • [38] Design of Baugh–Wooley multiplier in quantum-dot cellular automata using a novel 1-bit full adder with power dissipation analysis
    A. Arunkumar Gudivada
    Gnanou Florence Sudha
    SN Applied Sciences, 2020, 2
  • [39] Design of Baugh-Wooley multiplier in quantum-dot cellular automata using a novel 1-bit full adder with power dissipation analysis
    Gudivada, A. Arunkumar
    Sudha, Gnanou Florence
    SN APPLIED SCIENCES, 2020, 2 (05):
  • [40] Loss analysis and optimum design of a highly efficient and compact CMOS DC-DC converter with novel transistor layout using 60 nm multipillar-type vertical body channel MOSFET
    Itoh, Kazuki
    Endoh, Tetsuo
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2018, 57 (04)