Series Resistance Reduction in Stacked Nanowire FETs for 7-nm CMOS Technology

被引:25
|
作者
Bansal, Anil Kumar [1 ]
Jain, Ishita [1 ]
Hook, Terence B. [2 ]
Dixit, Abhisek [1 ]
机构
[1] Indian Inst Technol Delhi, Dept Elect Engn, IEC Grp, New Delhi 110016, India
[2] IBM Res, Albany, NY 12203 USA
来源
IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY | 2016年 / 4卷 / 05期
关键词
Nanowire; FinFET; CMOS; series resistance; TCAD; PERFORMANCE; GATE;
D O I
10.1109/JEDS.2016.2592183
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Vertically stacked nanowire field effect transistors currently dominate the race to become mainstream devices for 7-nm CMOS technology node. However, these devices are likely to suffer from the issue of nanowire stack position dependent drain current. In this paper, we show that the nanowire located at the bottom of the stack is farthest away from the source/drain silicide contacts and suffers from higher series resistance as compared to the nanowires that are higher up in the stack. It is found that upscaling the diameter of lower nanowires with respect to the upper nanowires improved uniformity of the current in each nanowire, but with the drawback of threshold voltage reduction. We propose to increase source/drain trench silicide depth as a more promising solution to this problem over the nanowire diameter scaling, without compromising on power or performance of these devices.
引用
收藏
页码:266 / 272
页数:7
相关论文
共 50 条
  • [31] Micro-Latchup Location and Temperature Characterization in a 7-nm Bulk FinFET Technology
    Pieper, N. J.
    Xiong, Y.
    Feeley, A.
    Walker, D. G.
    Fung, R.
    Wen, S. -J.
    Ball, D. R.
    Bhuva, B. L.
    2021 21ST EUROPEAN CONFERENCE ON RADIATION AND ITS EFFECTS ON COMPONENTS AND SYSTEMS (RADECS), 2021, : 46 - 52
  • [32] Effects of Temperature and Supply Voltage on Soft Errors for 7-nm Bulk FinFET Technology
    Feeley, A.
    Xiong, Y.
    Bhuva, B. L.
    Narasimham, B.
    Wen, S-J
    Fung, R.
    2021 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2021,
  • [33] A 45 nm Stacked CMOS Image Sensor Process Technology for Submicron Pixel
    Takahashi, Seiji
    Huang, Yi-Min
    Sze, Jhy-Jyi
    Wu, Tung-Ting
    Guo, Fu-Sheng
    Hsu, Wei-Cheng
    Tseng, Tung-Hsiung
    Liao, King
    Kuo, Chin-Chia
    Chen, Tzu-Hsiang
    Chiang, Wei-Chieh
    Chuang, Chun-Hao
    Chou, Keng-Yu
    Chung, Chi-Hsien
    Chou, Kuo-Yu
    Tseng, Chien-Hsien
    Wang, Chuan-Joung
    Yaung, Dun-Nien
    SENSORS, 2017, 17 (12)
  • [34] Technology/System Codesign and Benchmarking for Lateral and Vertical GAA Nanowire FETs at 5-nm Technology Node
    Pan, Chenyun
    Raghavan, Praveen
    Yakimets, Dmitry
    Debacker, Peter
    Catthoor, Francky
    Collaert, Nadine
    Tokei, Zsolt
    Verkest, Diederik
    Thean, Aaron Voon-Yew
    Naeemi, Azad
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2015, 62 (10) : 3125 - 3132
  • [35] A Broadband Stacked Power Amplifier in 45-nm CMOS SOI Technology
    Chen, Jing-Hwa
    Helmi, Sultan R.
    Azadegan, Reza
    Aryanfar, Farshid
    Mohammadi, Saeed
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2013, 48 (11) : 2775 - 2784
  • [36] Design and simulation of vertically-stacked nanowire transistors at 3 nm technology nodes
    Dey, S.
    Jena, J.
    Mohapatra, E.
    Dash, T. P.
    Das, S.
    Maiti, C. K.
    PHYSICA SCRIPTA, 2020, 95 (01)
  • [37] A Novel High-Performance CMOS VCRO Based on Electrically Doped Nanowire FETs in 10 nm Node
    Seyed Ali Sedigh Ziabari
    Syed Mahfuzul Aziz
    Dimitri Lederer
    Silicon, 2023, 15 : 7771 - 7783
  • [38] Impact and Design Guideline of Monolithic 3-D IC at the 7-nm Technology Node
    Chang, Kyungwook
    Acharya, Kartik
    Sinha, Saurabh
    Cline, Brian
    Yeric, Greg
    Lim, Sung Kyu
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (07) : 2118 - 2129
  • [39] A Novel High-Performance CMOS VCRO Based on Electrically Doped Nanowire FETs in 10 nm Node
    Ziabari, Seyed Ali Sedigh
    Aziz, Syed Mahfuzul
    Lederer, Dimitri
    SILICON, 2023, 15 (18) : 7771 - 7783
  • [40] Modeling of Effective Thermal Resistance in Sub-14-nm Stacked Nanowire and FinFETs
    Jain, Ishita
    Gupta, Anshul
    Hook, Terence B.
    Dixit, Abhisek
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2018, 65 (10) : 4238 - 4244