Series Resistance Reduction in Stacked Nanowire FETs for 7-nm CMOS Technology

被引:25
|
作者
Bansal, Anil Kumar [1 ]
Jain, Ishita [1 ]
Hook, Terence B. [2 ]
Dixit, Abhisek [1 ]
机构
[1] Indian Inst Technol Delhi, Dept Elect Engn, IEC Grp, New Delhi 110016, India
[2] IBM Res, Albany, NY 12203 USA
来源
IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY | 2016年 / 4卷 / 05期
关键词
Nanowire; FinFET; CMOS; series resistance; TCAD; PERFORMANCE; GATE;
D O I
10.1109/JEDS.2016.2592183
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Vertically stacked nanowire field effect transistors currently dominate the race to become mainstream devices for 7-nm CMOS technology node. However, these devices are likely to suffer from the issue of nanowire stack position dependent drain current. In this paper, we show that the nanowire located at the bottom of the stack is farthest away from the source/drain silicide contacts and suffers from higher series resistance as compared to the nanowires that are higher up in the stack. It is found that upscaling the diameter of lower nanowires with respect to the upper nanowires improved uniformity of the current in each nanowire, but with the drawback of threshold voltage reduction. We propose to increase source/drain trench silicide depth as a more promising solution to this problem over the nanowire diameter scaling, without compromising on power or performance of these devices.
引用
收藏
页码:266 / 272
页数:7
相关论文
共 50 条
  • [41] Robustness Analysis of 3-2 Adder Compressor Designed in 7-nm FinFET Technology
    Andrade, Gerson
    Silva, Matheus
    Schneider, Cinthia
    Paim, Guilherme
    Bampi, Sergio
    Costa, Eduardo
    Zimpeck, Alexandra
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2023, 70 (03) : 1264 - 1268
  • [42] Performance Evaluation of SRAM-PUF based on 7-nm, 10-nm and 14-nm FinFET Technology Nodes
    Mispan, Mohd Syafiq
    Jidin, Aiman Zakwan
    Sarkawi, Hafez
    Nasir, Haslinah Mohd
    INTERNATIONAL JOURNAL OF NANOELECTRONICS AND MATERIALS, 2021, 14 (04): : 345 - 356
  • [43] A compact broadband stacked medium power amplifier in standard 65 nm CMOS technology
    Tarar, Mohsin Mumtaz
    Wei, Muh-Dey
    Khan, Muhammad Abdullah
    Negra, Renato
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2016, 89 (02) : 327 - 335
  • [44] A compact broadband stacked medium power amplifier in standard 65 nm CMOS technology
    Mohsin Mumtaz Tarar
    Muh-Dey Wei
    Muhammad Abdullah Khan
    Renato Negra
    Analog Integrated Circuits and Signal Processing, 2016, 89 : 327 - 335
  • [45] FinFET evolution for the 7nm and 5nm CMOS technology nodes
    Thean, Aaron
    SOLID STATE TECHNOLOGY, 2013, 56 (08) : 18 - 19
  • [46] Single-Event Upsets in a 7-nm Bulk FinFET Technology With Analysis of Threshold Voltage Dependence
    D'Amico, Joseph V.
    Ball, Dennis R.
    Cao, Jingchen
    Xu, Lyuan
    Rathore, Mike
    Wen, Shi-Jie
    Fung, Rita
    Narasimham, Balaji
    Kauppila, Jeffrey S.
    Massengill, Lloyd W.
    Bhuva, Bharat L.
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2021, 68 (05) : 823 - 829
  • [47] Temperature Dependence of Single-Event Transient Pulse Widths for 7-nm Bulk FinFET Technology
    Cao, J.
    Xu, L.
    Wen, S-J
    Fung, R.
    Narasimham, B.
    Massengill, L. W.
    Bhuva, B. L.
    2020 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2020,
  • [48] An In-Comparator Aperture-Time Equalization in a 7-nm FinFET CMOS 40-Gb/s Receiver
    Yonar, Abdullah Serdar
    Francese, Pier Andrea
    Kossel, Marcel
    Khatri, Vishal
    Braendli, Matthias
    Morf, Thomas
    Jang, Taekwang
    IEEE SOLID-STATE CIRCUITS LETTERS, 2020, 3 (03): : 94 - 97
  • [49] A Reliable 5G Stacked Power Amplifier in 45nm CMOS Technology
    Ma, Zhize
    Mohammadi, Saeed
    2023 IEEE TOPICAL CONFERENCE ON RF/MICROWAVE POWER AMPLIFIERS FOR RADIO AND WIRELESS APPLICATIONS, 2023, : 36 - 38
  • [50] Characteristics of the Series Resistance Extracted From Si Nanowire FETs Using the Y-Function Technique
    Baek, Rock-Hyun
    Baek, Chang-Ki
    Jung, Sung-Woo
    Yeoh, Yun Young
    Kim, Dong-Won
    Lee, Jeong-Soo
    Kim, Dae M.
    Jeong, Yoon-Ha
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2010, 9 (02) : 212 - 217