Series Resistance Reduction in Stacked Nanowire FETs for 7-nm CMOS Technology

被引:25
|
作者
Bansal, Anil Kumar [1 ]
Jain, Ishita [1 ]
Hook, Terence B. [2 ]
Dixit, Abhisek [1 ]
机构
[1] Indian Inst Technol Delhi, Dept Elect Engn, IEC Grp, New Delhi 110016, India
[2] IBM Res, Albany, NY 12203 USA
来源
IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY | 2016年 / 4卷 / 05期
关键词
Nanowire; FinFET; CMOS; series resistance; TCAD; PERFORMANCE; GATE;
D O I
10.1109/JEDS.2016.2592183
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Vertically stacked nanowire field effect transistors currently dominate the race to become mainstream devices for 7-nm CMOS technology node. However, these devices are likely to suffer from the issue of nanowire stack position dependent drain current. In this paper, we show that the nanowire located at the bottom of the stack is farthest away from the source/drain silicide contacts and suffers from higher series resistance as compared to the nanowires that are higher up in the stack. It is found that upscaling the diameter of lower nanowires with respect to the upper nanowires improved uniformity of the current in each nanowire, but with the drawback of threshold voltage reduction. We propose to increase source/drain trench silicide depth as a more promising solution to this problem over the nanowire diameter scaling, without compromising on power or performance of these devices.
引用
收藏
页码:266 / 272
页数:7
相关论文
共 50 条
  • [21] Superior Work Function Variability Performance of Horizontally Stacked Nanosheet FETs for Sub-7-nm Technology and Beyond
    Sudarsanan, Akhil
    Venkateswarlu, Sankatali
    Nayak, Kaushik
    2020 IEEE ELECTRON DEVICES TECHNOLOGY AND MANUFACTURING CONFERENCE (EDTM 2020), 2020,
  • [22] Investigation and optimization of electrical and thermal performance for 5-nm GAA vertically stacked nanowire FETs
    Huang, Ning
    Liu, Weijing
    Li, Qinghua
    Bai, Wei
    Tang, Xiadong
    Yang, Ting
    MICROELECTRONICS JOURNAL, 2020, 95
  • [23] A Comprehensive Analysis of Different SRAM Cell Topologies in 7-nm FinFET Technology
    Abbasian, Erfan
    Birla, Shilpi
    Gholipour, Morteza
    SILICON, 2022, 14 (12) : 6909 - 6920
  • [24] A Comprehensive Analysis of Different SRAM Cell Topologies in 7-nm FinFET Technology
    Erfan Abbasian
    Shilpi Birla
    Morteza Gholipour
    Silicon, 2022, 14 : 6909 - 6920
  • [25] Stacked Nanowires FETs: Mechanical Robustness Evaluation for sub-7nm Nodes
    Gaben, Loic
    Arnaud, Arthur
    Barlas, Marios
    Samson, M. P.
    Arvet, C.
    Vizioz, C.
    Hartmann, J. -M.
    Barraud, S.
    Monfray, S.
    Boeuf, F.
    Skotnicki, T.
    Balestra, F.
    Vinet, M.
    2016 IEEE SILICON NANOELECTRONICS WORKSHOP (SNW), 2016, : 136 - 137
  • [26] FinFET Evolution Toward Stacked-Nanowire FET for CMOS Technology Scaling
    Zheng, Peng
    Connelly, Daniel
    Ding, Fei
    Liu, Tsu-Jae King
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2015, 62 (12) : 3945 - 3950
  • [27] Parasitic Resistance Reduction Strategies for Advanced CMOS FinFETs Beyond 7nm
    Wu, H.
    Gluschenkov, O.
    Tsutsui, G.
    Niu, C.
    Brew, K.
    Durfee, C.
    Prindle, C.
    Kamineni, V.
    Mochizuki, S.
    Lavoie, C.
    Nowak, E.
    Liu, Z.
    Yang, J.
    Choi, S.
    Demarest, J.
    Yu, L.
    Carr, A.
    Wang, W.
    Strane, J.
    Tsai, S.
    Liang, Y.
    Amanapu, H.
    Saraf, I.
    Ryan, K.
    Lie, F.
    Kleemeier, W.
    Choi, K.
    Cave, N.
    Yamashita, T.
    Knorr, A.
    Gupta, D.
    Haran, B.
    Guo, D.
    Bu, H.
    Khare, M.
    2018 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2018,
  • [28] 7-nm FinFET CMOS Design Enabled by Stress Engineering Using Si, Ge, and Sn
    Gupta, Suyog
    Moroz, Victor
    Smith, Lee
    Lu, Qiang
    Saraswat, Krishna C.
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2014, 61 (05) : 1222 - 1230
  • [29] Simple S/D Series Resistance Extraction Method Optimized for Nanowire FETs
    Kim, Ye-Ram
    Lee, Sang-Hyun
    Sohn, Chang-Woo
    Choi, Do-Young
    Sagong, Hyun-Chul
    Kim, Sungho
    Jeong, Eui-Young
    Kim, Dong-Won
    Hong, Hyeongsun
    Baek, Chang-Ki
    Lee, Jeong-Soo
    Jeong, Yoon-Ha
    IEEE ELECTRON DEVICE LETTERS, 2013, 34 (07) : 828 - 830
  • [30] Performance Comparisons Between 7-nm FinFET and Conventional Bulk CMOS Standard Cell Libraries
    Xie, Qing
    Lin, Xue
    Wang, Yanzhi
    Chen, Shuang
    Dousti, Mohammad Javad
    Pedram, Massoud
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2015, 62 (08) : 761 - 765